Thanks to visit codestin.com
Credit goes to github.com

Skip to content
View FrankOu2001's full-sized avatar
  • China
  • Beijing
  • 09:47 (UTC +08:00)

Highlights

  • Pro

Organizations

@AOF-Dev

Block or report FrankOu2001

Block user

Prevent this user from interacting with your repositories and sending you notifications. Learn more about blocking users.

You must be logged in to block users.

Maximum 250 characters. Please don't include any personal information such as legal names or email addresses. Markdown supported. This note will be visible to only you.
Report abuse

Contact GitHub support about this user’s behavior. Learn more about reporting abuse.

Report abuse
Stars

cpu

about cpu projects and cpu design
18 repositories

VeeR EH1 core

SystemVerilog 904 234 Updated May 29, 2023

How to make undergraduates or new graduates ready for advanced computer architecture research or modern CPU design

603 46 Updated Aug 13, 2024

体系结构研讨 + ysyx高阶大纲 (WIP

186 17 Updated Oct 14, 2024

The CORE-V CVA6 is a highly configurable, 6-stage RISC-V core for both application and embedded applications. Application class configurations are capable of booting Linux.

Assembly 2,672 846 Updated Oct 29, 2025

riscv32i-cpu

Scala 18 5 Updated Nov 20, 2020

An open-source microcontroller system based on RISC-V

C 986 314 Updated Feb 6, 2024

32-bit Superscalar RISC-V CPU

Verilog 1,121 195 Updated Sep 18, 2021

CV32E40P is an in-order 4-stage RISC-V RV32IMFCXpulp CPU based on RI5CY from PULP-Platform

SystemVerilog 1,136 480 Updated May 26, 2025

Crowdsourced Verification Project (UnityChip Verification) for the Xiangshan Processor

Python 45 32 Updated Oct 29, 2025
SystemVerilog 30 3 Updated Jul 28, 2025

Teaching-focused digital circuit simulator

JavaScript 733 58 Updated Nov 7, 2025

CORE-V Wally is a configurable RISC-V Processor associated with RISC-V System-on-Chip Design textbook. Contains a 5-stage pipeline, support for A, B, C, D, F, M and Q extensions, and optional cache…

SystemVerilog 433 321 Updated Nov 6, 2025

Simple risc-v emulator, able to run linux, written in C.

C 143 22 Updated Apr 11, 2024

Random instruction generator for RISC-V processor verification

Python 1,191 359 Updated Oct 1, 2025

The book "Performance Analysis and Tuning on Modern CPU"

TeX 3,357 235 Updated Jun 9, 2025

Summary of bugs in Xuantie C9XX core design. include C906/C908/C910/C920

C 25 2 Updated Jul 4, 2025

RV64GC Linux Capable RISC-V Core

Verilog 41 8 Updated Oct 20, 2025

A minimal tensor processing unit (TPU), inspired by Google's TPU V2 and V1

SystemVerilog 979 75 Updated Aug 21, 2025