4096-Stage Low Voltage Operation
Low Noise BBD
V3205SD
General description
The V3205SD is a 4096-stage low voltage operation (VDD = 5V) BBD that provides a signal delay of up
to 204.8ms at clock frequency 10KHz and is suitable for use as reverberation effect of audio
equipments such as portable stereo and radio cassette recorders which need low voltage and long
delay time since S/N is 60dB in spite of many stages.
Features
z Variable delay of audio signals: 20.48ms ~ 204.8ms.
z Wide power supply voltage: 4 ~ 8V.
z No insertion noise: Li = 0dB typ.
z Wide dynamic range: S/N = 60dB.
z N Channel silicon gate process.
z Special 8-Lead Dual-In-Line plastic Package.
Applications
z Reverberation and echo effects of audio equipment such as radio cassette recorder, car radio,
portable radio, portable stereo, echo microphone and pre-taped musical accompaniment
(Karaoke), etc.
z Sound effect of electronic musical instrument.
z Variable or fixed delay of analog signals.
z Telephone time compression and delay line for voice communication system.
Block Diagram
V1.0
V3205SD
Pin Configuration
No. Symbol Type Description
1 GND P Ground
2 CP2 I The second clock input
3 OUT1 O Signal output, delayed 4096 times
4 OUT2 O Signal output, delayed 4097 times
5 VDD P Power
6 CP1 I The first clock input
7 IN I Analog signal input
8 VGG I Bias voltage input (14/15VDD)
Circuit Diagram
Quick Reference Data
Item Symbol Value Unit
14
Supply Voltage VDD, VGG +5, /15VDD V
Signal Delay Time tD 20.48 ~ 204.8 ms
Total Harmonic Distortion THD 0.8 %
Signal to Noise Ratio S/N 60 dB
Absolute Maximum Ratings (Ta = 25℃)
Item Symbol Rating Unit
Terminal Voltage VDD, VGG, VCP, Vi -0.3 ~ +11 V
Output Voltage VO -0.3 ~ +11 V
Operation Ambient Temp. Topr -20 ~ +60 ℃
Storage Temp. Tstg -55 ~ +125 ℃
V1.0
V3205SD
Operating Condition (Ta = 25℃)
Item Symbol Condition Min. Typ. Max Unit
Drain Supply Voltage VDD +4 +5 +8 V
14
Gate Supply Voltage VGG /15VDD V
Clock Voltage High VCPH VDD V
Clock Voltage Low VCPL 0 +0.5 V
Clock frequency fCP 10 100 kHz
*1 *2
Clock Pulse Width tCPW 0.5T
Clock Rise Time *1 tCPr 500 ns
Clock fall Time *1 tCPf 500 ns
Clock Input Capatence CCP 2800 pF
Clock Cross Point VX 0 0.3VCPH V
Electrical Characteristics
(Ta = 25℃, VDD = VCPH = 5V, VCPL = 0V, VGG = 14/15 VDD, RL=100kΩ)
Item Symbol Condition Min. Typ. Max. Unit
Signal Delay time tO 20.48 204.8 ms
Input Signal Freq. fi fCP = 40kHz, 6 kHz
Output Attenuation ≤ 3dB
Input Signal Swing Vi THD = 2.5% 0.36 Vrms
Insertion Loss Li fCP = 40kHz, fi = 1kHz -4 0 4 dB
Total Harm. Dist. THD fCP = 40kHz, fi = 1kHz, 0.8 2.5 %
Vi = 0.25 Vrms
Output Noise Voltage VON tCP = 100 kHz, 0.35 mVrms
Signal to Noise Ratio S/N Weighted by “A” curve 60 dB
*1
Clock Pulse Waveform
*2
T = 1/fCP (Clock Period)
V1.0
V3205SD
Application Circuit
Mechanical Specification
V1.0