50#include "llvm/IR/IntrinsicsNVPTX.h"
76#define DEBUG_TYPE "nvptx-lower"
86 cl::desc(
"NVPTX Specific: FMA contraction (0: don't do it"
87 " 1: do it 2: do it aggressively"),
93 "NVPTX Specific: Override the precision of the lowering for f32 fdiv"),
98 "Use IEEE Compliant F32 div.rnd if available (default)"),
100 "Use IEEE Compliant F32 div.rnd if available, no FTZ")),
105 cl::desc(
"NVPTX Specific: 0 use sqrt.approx, 1 use sqrt.rn."),
111 "nvptx-approx-log2f32",
112 cl::desc(
"NVPTX Specific: whether to use lg2.approx for log2"),
116 "nvptx-force-min-byval-param-align",
cl::Hidden,
117 cl::desc(
"NVPTX Specific: force 4-byte minimal alignment for byval"
118 " params of device functions."),
129 if (Flags.hasApproximateFuncs())
142 if (Flags.hasApproximateFuncs())
198static std::optional<std::pair<unsigned int, MVT>>
205 return {{4, MVT::i64}};
212 if (VectorVT == MVT::i128 || VectorVT == MVT::f128)
213 return {{2, MVT::i64}};
221 unsigned PackRegSize;
234 if (!CanLowerTo256Bit)
243 return std::pair(NumElts, EltVT);
250 if (!CanLowerTo256Bit)
268 if (!CanLowerTo256Bit)
274 return std::pair(NumElts, EltVT);
284 const unsigned NPerReg = PackRegSize / EltVT.
getSizeInBits();
305 for (
const auto [VT, Off] :
zip(TempVTs, TempOffsets)) {
311 if (VT.getScalarType() == MVT::i8) {
312 if (RegisterVT == MVT::i16)
313 RegisterVT = MVT::i8;
314 else if (RegisterVT == MVT::v2i16)
315 RegisterVT = MVT::v2i8;
317 assert(RegisterVT == MVT::v4i8 &&
318 "Expected v4i8, v2i16, or i16 for i8 RegisterVT");
325 for (
unsigned I :
seq(NumRegs)) {
346 if (V.getValueType() == VT) {
347 assert(
I == 0 &&
"Index must be 0 for scalar value");
364 return GetElement(0);
390 "Promotion is not suitable for scalars of size larger than 64-bits");
424 if (ParamAlignment < AccessSize)
427 if (Offsets[Idx] & (AccessSize - 1))
430 EVT EltVT = ValueVTs[Idx];
434 if (EltSize >= AccessSize)
437 unsigned NumElts = AccessSize / EltSize;
439 if (AccessSize != EltSize * NumElts)
443 if (Idx + NumElts > ValueVTs.
size())
447 if (NumElts != 4 && NumElts != 2)
450 for (
unsigned j = Idx + 1; j < Idx + NumElts; ++j) {
452 if (ValueVTs[j] != EltVT)
456 if (Offsets[j] - Offsets[j - 1] != EltSize)
475 bool IsVAArg =
false) {
484 const auto GetNumElts = [&](
unsigned I) ->
unsigned {
485 for (
const unsigned AccessSize : {16, 8, 4, 2}) {
487 I, AccessSize, ValueVTs, Offsets, ParamAlignment);
488 assert((NumElts == 1 || NumElts == 2 || NumElts == 4) &&
489 "Unexpected vectorization size");
497 for (
unsigned I = 0,
E = ValueVTs.
size();
I !=
E;) {
498 const unsigned NumElts = GetNumElts(
I);
499 VectorInfo.push_back(NumElts);
502 assert(std::accumulate(VectorInfo.begin(), VectorInfo.end(), 0u) ==
537 bool IsOpSupported = STI.allowFP16Math();
542 case ISD::FMAXNUM_IEEE:
543 case ISD::FMINNUM_IEEE:
546 case ISD::FMAXIMUMNUM:
547 case ISD::FMINIMUMNUM:
548 IsOpSupported &= STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 70;
551 IsOpSupported &= STI.getSmVersion() >= 75 && STI.getPTXVersion() >= 70;
559 bool IsOpSupported = STI.hasNativeBF16Support(
Op);
561 Op, VT, IsOpSupported ? Action : NoBF16Action);
566 bool IsOpSupported =
false;
574 IsOpSupported = STI.getSmVersion() >= 90 && STI.getPTXVersion() >= 80;
593 if (STI.hasF32x2Instructions())
603 if (STI.getSmVersion() >= 30 && STI.getPTXVersion() > 31)
635 if (STI.hasF32x2Instructions())
662 for (
MVT VT : {MVT::bf16, MVT::f16, MVT::v2bf16, MVT::v2f16, MVT::f32,
663 MVT::v2f32, MVT::f64, MVT::i1, MVT::i8, MVT::i16, MVT::v2i16,
664 MVT::v4i8, MVT::i32, MVT::i64}) {
693 {MVT::i8, MVT::i16, MVT::v2i16, MVT::i32, MVT::i64},
696 if (STI.hasHWROT32()) {
714 for (
MVT ValVT : FloatVTs) {
715 for (
MVT MemVT : FloatVTs) {
727 for (
MVT ValVT : IntVTs)
728 for (
MVT MemVT : IntVTs)
755 if (!
isTypeLegal(VT) && VT.getStoreSizeInBits() <= 256)
792 {MVT::i16, MVT::i32, MVT::i64},
Legal);
824 if (STI.getPTXVersion() >= 43) {
847 ISD::FMAXIMUM, ISD::FMINIMUM, ISD::FMAXIMUMNUM,
855 if (STI.allowFP16Math() || STI.hasBF16Math())
862 if (EltVT == MVT::f32 || EltVT == MVT::f64) {
864 ISD::VECREDUCE_FMAXIMUM, ISD::VECREDUCE_FMINIMUM},
889 for (
const auto &VT : {MVT::bf16, MVT::v2bf16}) {
890 if (!STI.hasNativeBF16Support(
Op) && STI.hasNativeBF16Support(
ISD::FMA)) {
897 const bool IsFP16FP16x2NegAvailable = STI.getSmVersion() >= 53 &&
898 STI.getPTXVersion() >= 60 &&
900 for (
const auto &VT : {MVT::f16, MVT::v2f16})
904 setBF16OperationAction(ISD::FNEG, MVT::bf16,
Legal,
Expand);
905 setBF16OperationAction(ISD::FNEG, MVT::v2bf16,
Legal,
Expand);
910 for (
const auto &
Op : {ISD::FCEIL, ISD::FFLOOR, ISD::FNEARBYINT, ISD::FRINT,
911 ISD::FROUNDEVEN, ISD::FTRUNC}) {
923 if (STI.getSmVersion() < 80 || STI.getPTXVersion() < 71) {
926 if (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78) {
927 for (
MVT VT : {MVT::bf16, MVT::f32, MVT::f64}) {
940 if (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78) {
941 for (
MVT VT : {MVT::i1, MVT::i16, MVT::i32, MVT::i64}) {
970 for (
const auto &
Op :
986 if (STI.getPTXVersion() >= 65) {
987 setFP16OperationAction(ISD::FABS, MVT::f16,
Legal,
Promote);
988 setFP16OperationAction(ISD::FABS, MVT::v2f16,
Legal,
Expand);
993 setBF16OperationAction(ISD::FABS, MVT::v2bf16,
Legal,
Expand);
994 setBF16OperationAction(ISD::FABS, MVT::bf16,
Legal,
Promote);
998 for (
const auto &
Op :
999 {ISD::FMINNUM, ISD::FMAXNUM, ISD::FMINIMUMNUM, ISD::FMAXIMUMNUM}) {
1010 bool SupportsF32MinMaxNaN =
1011 STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 70;
1012 for (
const auto &
Op : {ISD::FMINIMUM, ISD::FMAXIMUM}) {
1032 setFP16OperationAction(ISD::FEXP2, MVT::f16,
Legal,
Promote);
1033 setFP16OperationAction(ISD::FEXP2, MVT::v2f16,
Legal,
Expand);
1034 setBF16OperationAction(ISD::FEXP2, MVT::bf16,
Legal,
Promote);
1035 setBF16OperationAction(ISD::FEXP2, MVT::v2bf16,
Legal,
Expand);
1067 {MVT::v2i32, MVT::v4i32, MVT::v8i32, MVT::v16i32,
1068 MVT::v32i32, MVT::v64i32, MVT::v128i32},
1073 {MVT::v2i32, MVT::v4i32, MVT::v8i32, MVT::v16i32,
1074 MVT::v32i32, MVT::v64i32, MVT::v128i32},
1087#define MAKE_CASE(V) \
1182 bool Reciprocal)
const {
1203 if (Reciprocal || ExtraSteps > 0) {
1205 return MakeIntrinsicCall(Ftz ? Intrinsic::nvvm_rsqrt_approx_ftz_f
1206 : Intrinsic::nvvm_rsqrt_approx_f);
1207 else if (VT == MVT::f64)
1208 return MakeIntrinsicCall(Intrinsic::nvvm_rsqrt_approx_d);
1213 return MakeIntrinsicCall(Ftz ? Intrinsic::nvvm_sqrt_approx_ftz_f
1214 : Intrinsic::nvvm_sqrt_approx_f);
1222 DAG.
getConstant(Intrinsic::nvvm_rcp_approx_ftz_d,
DL, MVT::i32),
1223 MakeIntrinsicCall(Intrinsic::nvvm_rsqrt_approx_d));
1231 std::optional<unsigned> FirstVAArg,
const CallBase &CB,
1232 unsigned UniqueCallSite)
const {
1235 std::string Prototype;
1237 O <<
"prototype_" << UniqueCallSite <<
" : .callprototype ";
1244 const Align RetAlign = getArgumentAlignment(&CB, RetTy, 0,
DL);
1245 O <<
".param .align " << RetAlign.
value() <<
" .b8 _["
1246 <<
DL.getTypeAllocSize(RetTy) <<
"]";
1250 size = ITy->getBitWidth();
1253 "Floating point type expected here");
1261 O <<
".param .b" <<
size <<
" _";
1263 O <<
".param .b" << PtrVT.getSizeInBits() <<
" _";
1273 const unsigned NumArgs = FirstVAArg.value_or(Args.size());
1275 for (
const unsigned I :
llvm::seq(NumArgs)) {
1276 const auto ArgOuts =
1277 AllOuts.take_while([
I](
auto O) {
return O.OrigArgIndex ==
I; });
1278 AllOuts = AllOuts.drop_front(ArgOuts.size());
1280 Type *Ty = Args[
I].Ty;
1286 if (ArgOuts[0].Flags.isByVal()) {
1289 Type *ETy = Args[
I].IndirectType;
1290 Align InitialAlign = ArgOuts[0].Flags.getNonZeroByValAlign();
1291 Align ParamByValAlign =
1294 O <<
".param .align " << ParamByValAlign.
value() <<
" .b8 _["
1295 << ArgOuts[0].Flags.getByValSize() <<
"]";
1299 getArgumentAlignment(&CB, Ty,
I + AttributeList::FirstArgIndex,
DL);
1300 O <<
".param .align " << ParamAlign.
value() <<
" .b8 _["
1301 <<
DL.getTypeAllocSize(Ty) <<
"]";
1306 (
getValueType(
DL, Ty) == MVT::i8 && ArgOuts[0].VT == MVT::i16)) &&
1307 "type mismatch between callee prototype and arguments");
1313 sz = PtrVT.getSizeInBits();
1315 sz = Ty->getPrimitiveSizeInBits();
1317 O <<
".param .b" << sz <<
" _";
1322 O << (first ?
"" :
",") <<
" .param .align "
1323 << STI.getMaxRequiredAlignment() <<
" .b8 _[]";
1342 return DL.getABITypeAlign(Ty);
1347 if (!DirectCallee) {
1355 return StackAlign.value();
1366 return DL.getABITypeAlign(Ty);
1391 if (
Ptr->getOpcode() == ISD::ADDRSPACECAST) {
1394 Ptr = ASC->getOperand(0);
1413 const EVT ActualVT = V.getValueType();
1414 assert((ActualVT == ExpectedVT ||
1416 "Non-integer argument type size mismatch");
1417 if (ExpectedVT.
bitsGT(ActualVT))
1419 if (ExpectedVT.
bitsLT(ActualVT))
1428 if (CLI.
IsVarArg && (STI.getPTXVersion() < 60 || STI.getSmVersion() < 30))
1430 "Support for variadic functions (unsized array parameter) introduced "
1431 "in PTX ISA version 6.0 and requires target sm_30.");
1443 const auto GetI32 = [&](
const unsigned I) {
1447 const unsigned UniqueCallSite = GlobalUniqueCallSite++;
1455 const auto MakeDeclareScalarParam = [&](
SDValue Symbol,
unsigned Size) {
1461 {StartChain, Symbol, GetI32(SizeBits), DeclareGlue});
1471 {StartChain, Symbol, GetI32(
Align.
value()), GetI32(
Size), DeclareGlue});
1493 "Non-VarArg function with extra arguments");
1496 unsigned VAOffset = 0;
1498 const SDValue VADeclareParam =
1499 CLI.
Args.size() > FirstVAArg
1500 ? MakeDeclareArrayParam(getCallParamSymbol(DAG, FirstVAArg, MVT::i32),
1501 Align(STI.getMaxRequiredAlignment()), 0)
1515 assert(AllOuts.size() == AllOutVals.size() &&
1516 "Outs and OutVals must be the same size");
1520 const auto ArgI = E.index();
1521 const auto Arg = E.value();
1522 const auto ArgOuts =
1523 AllOuts.take_while([&](
auto O) {
return O.OrigArgIndex == ArgI; });
1524 const auto ArgOutVals = AllOutVals.take_front(ArgOuts.size());
1525 AllOuts = AllOuts.drop_front(ArgOuts.size());
1526 AllOutVals = AllOutVals.drop_front(ArgOuts.size());
1528 const bool IsVAArg = (ArgI >= FirstVAArg);
1529 const bool IsByVal = Arg.IsByVal;
1532 getCallParamSymbol(DAG, IsVAArg ? FirstVAArg : ArgI, MVT::i32);
1534 assert((!IsByVal || Arg.IndirectType) &&
1535 "byval arg must have indirect type");
1536 Type *ETy = (IsByVal ? Arg.IndirectType : Arg.Ty);
1538 const Align ArgAlign = [&]() {
1543 const Align InitialAlign = ArgOuts[0].Flags.getNonZeroByValAlign();
1547 return getArgumentAlignment(CB, Arg.Ty, ArgI + 1,
DL);
1550 const unsigned TySize =
DL.getTypeAllocSize(ETy);
1551 assert((!IsByVal || TySize == ArgOuts[0].Flags.getByValSize()) &&
1552 "type size mismatch");
1554 const SDValue ArgDeclare = [&]() {
1556 return VADeclareParam;
1559 return MakeDeclareArrayParam(ParamSymbol, ArgAlign, TySize);
1561 assert(ArgOuts.size() == 1 &&
"We must pass only one value as non-array");
1562 assert((ArgOuts[0].VT.isInteger() || ArgOuts[0].VT.isFloatingPoint()) &&
1563 "Only int and float types are supported as non-array arguments");
1565 return MakeDeclareScalarParam(ParamSymbol, TySize);
1569 assert(ArgOutVals.size() == 1 &&
"We must pass only one value as byval");
1570 SDValue SrcPtr = ArgOutVals[0];
1571 const auto PointerInfo =
refinePtrAS(SrcPtr, DAG,
DL, *
this);
1572 const Align BaseSrcAlign = ArgOuts[0].Flags.getNonZeroByValAlign();
1575 VAOffset =
alignTo(VAOffset, ArgAlign);
1583 for (
const unsigned NumElts : VI) {
1588 DAG.
getLoad(LoadVT, dl, CallChain, SrcAddr, PointerInfo, SrcAlign);
1590 TypeSize ParamOffset = Offsets[J].getWithIncrement(VAOffset);
1595 DAG.
getStore(ArgDeclare, dl, SrcLoad, ParamAddr,
1608 assert(VTs.
size() == Offsets.size() &&
"Size mismatch");
1609 assert(VTs.
size() == ArgOuts.size() &&
"Size mismatch");
1615 const bool ExtendIntegerParam =
1616 Arg.Ty->isIntegerTy() &&
DL.getTypeAllocSizeInBits(Arg.Ty) < 32;
1618 const auto GetStoredValue = [&](
const unsigned I) {
1622 "OutVal type should always be legal");
1626 ExtendIntegerParam ? MVT::i32 : (VTI == MVT::i1 ? MVT::i8 : VTI);
1633 for (
const unsigned NumElts : VI) {
1641 "Vectorization should be disabled for vaargs.");
1647 const EVT TheStoreType = ExtendIntegerParam ? MVT::i32 : EltVT;
1650 assert(VAOffset == 0 &&
"VAOffset must be 0 for non-VA args");
1657 const MaybeAlign CurrentAlign = ExtendIntegerParam
1663 return GetStoredValue(J + K);
1679 const unsigned ResultSize =
DL.getTypeAllocSize(RetTy);
1681 const Align RetAlign = getArgumentAlignment(CB, RetTy, 0,
DL);
1682 MakeDeclareArrayParam(RetSymbol, RetAlign, ResultSize);
1684 MakeDeclareScalarParam(RetSymbol, ResultSize);
1690 if (VADeclareParam) {
1693 VADeclareParam.
getOperand(2), GetI32(VAOffset),
1696 VADeclareParam->
getVTList(), DeclareParamOps);
1707 const bool IsIndirectCall = (!Func && CB) || ConvertToIndirectCall;
1714 assert(CalleeFunc !=
nullptr &&
"Libcall callee must be set.");
1718 CalleeFunc->
addFnAttr(
"nvptx-libcall-callee",
"true");
1721 if (IsIndirectCall) {
1732 HasVAArgs ? std::optional(FirstVAArg) : std::nullopt, *CB,
1734 const char *ProtoStr =
nvTM->getStrPool().save(Proto).data();
1738 CallPrereqs.
push_back(PrototypeDeclare);
1741 const unsigned Proto = IsIndirectCall ? UniqueCallSite : 0;
1742 const unsigned NumArgs =
1749 {CallToken, GetI32(CLI.
IsConvergent), GetI32(IsIndirectCall),
1750 GetI32(Ins.empty() ? 0 : 1), GetI32(NumArgs), Callee, GetI32(Proto)});
1758 assert(VTs.
size() == Ins.size() &&
"Bad value decomposition");
1760 const Align RetAlign = getArgumentAlignment(CB, RetTy, 0,
DL);
1766 const bool ExtendIntegerRetVal =
1767 RetTy->
isIntegerTy() &&
DL.getTypeAllocSizeInBits(RetTy) < 32;
1771 for (
const unsigned NumElts : VI) {
1773 ExtendIntegerRetVal ?
MaybeAlign(std::nullopt)
1778 ExtendIntegerRetVal ? MVT::i32 : (VTI == MVT::i1 ? MVT::i8 : VTI);
1788 for (
const unsigned J :
llvm::seq(NumElts))
1796 UniqueCallSite + 1,
SDValue(), dl);
1817 if (STI.getPTXVersion() < 73 || STI.getSmVersion() < 52) {
1822 "Support for dynamic alloca introduced in PTX ISA version 7.3 and "
1823 "requires target sm_52.",
1857 if (STI.getPTXVersion() < 73 || STI.getSmVersion() < 52) {
1862 "Support for stackrestore requires PTX ISA version >= 7.3 and target "
1865 return Op.getOperand(0);
1879 if (STI.getPTXVersion() < 73 || STI.getSmVersion() < 52) {
1884 "Support for stacksave requires PTX ISA version >= 7.3 and target >= "
1908 unsigned NumOperands =
Node->getNumOperands();
1909 for (
unsigned i = 0; i < NumOperands; ++i) {
1911 EVT VVT = SubOp.getNode()->getValueType(0);
1914 for (
unsigned j = 0; j < NumSubElem; ++j) {
1925 assert(
A.getValueType() == MVT::i32 &&
B.getValueType() == MVT::i32 &&
1926 Selector.
getValueType() == MVT::i32 &&
"PRMT must have i32 operands");
1944 ArrayRef<std::pair<unsigned /*NodeType*/, unsigned /*NumInputs*/>>
Ops,
1950 while (Level.size() > 1) {
1956 unsigned I = 0,
E = Level.size();
1957 for (;
I + NumInputs <=
E;
I += NumInputs) {
1966 if (ReducedLevel.
empty()) {
1970 assert(
OpIdx <
Ops.size() &&
"no smaller operators for reduction");
1982 Level = ReducedLevel;
1985 return *Level.begin();
1990 switch (ReductionOpcode) {
1991 case ISD::VECREDUCE_FMAX:
1992 return ISD::FMAXNUM;
1993 case ISD::VECREDUCE_FMIN:
1994 return ISD::FMINNUM;
1995 case ISD::VECREDUCE_FMAXIMUM:
1996 return ISD::FMAXIMUM;
1997 case ISD::VECREDUCE_FMINIMUM:
1998 return ISD::FMINIMUM;
2005static std::optional<NVPTXISD::NodeType>
2007 switch (ReductionOpcode) {
2008 case ISD::VECREDUCE_FMAX:
2010 case ISD::VECREDUCE_FMIN:
2012 case ISD::VECREDUCE_FMAXIMUM:
2014 case ISD::VECREDUCE_FMINIMUM:
2017 return std::nullopt;
2027 const SDNodeFlags
Flags =
Op->getFlags();
2030 const unsigned Opcode =
Op->getOpcode();
2031 const EVT EltTy =
Vector.getValueType().getVectorElementType();
2034 const bool CanUseMinMax3 =
2035 EltTy == MVT::f32 && STI.getSmVersion() >= 100 &&
2036 STI.getPTXVersion() >= 88 &&
2037 (Opcode == ISD::VECREDUCE_FMAX || Opcode == ISD::VECREDUCE_FMIN ||
2038 Opcode == ISD::VECREDUCE_FMAXIMUM || Opcode == ISD::VECREDUCE_FMINIMUM);
2042 SmallVector<std::pair<
unsigned ,
unsigned >, 2> ScalarOps;
2045 CanUseMinMax3 && Opcode3Elem)
2046 ScalarOps.push_back({*Opcode3Elem, 3});
2058 EVT FromVT =
Op->getOperand(0)->getValueType(0);
2059 if (FromVT != MVT::v2i8) {
2075 EVT ToVT =
Op->getValueType(0);
2085 EVT VT =
Op->getValueType(0);
2091 return Operand->isUndef() || isa<ConstantSDNode>(Operand) ||
2092 isa<ConstantFPSDNode>(Operand);
2094 if (VT != MVT::v4i8)
2099 uint64_t SelectionValue) ->
SDValue {
2106 return getPRMT(L, R, SelectionValue,
DL, DAG);
2108 auto PRMT__10 = GetPRMT(
Op->getOperand(0),
Op->getOperand(1),
true, 0x3340);
2109 auto PRMT__32 = GetPRMT(
Op->getOperand(2),
Op->getOperand(3),
true, 0x3340);
2110 auto PRMT3210 = GetPRMT(PRMT__10, PRMT__32,
false, 0x5410);
2115 auto GetOperand = [](
SDValue Op,
int N) -> APInt {
2117 EVT VT =
Op->getValueType(0);
2119 return APInt(32, 0);
2121 if (VT == MVT::v2f16 || VT == MVT::v2bf16)
2123 else if (VT == MVT::v2i16 || VT == MVT::v4i8)
2129 if (VT == MVT::v4i8)
2131 return Value.zext(32);
2149 assert(32 % NumElements == 0 &&
"must evenly divide bit length");
2150 const unsigned ShiftAmount = 32 / NumElements;
2151 for (
unsigned ElementNo :
seq(NumElements))
2152 Value |= GetOperand(
Op, ElementNo).shl(ElementNo * ShiftAmount);
2154 return DAG.
getNode(ISD::BITCAST,
DL,
Op->getValueType(0), Const);
2162 EVT VectorVT =
Vector.getValueType();
2164 if (VectorVT == MVT::v4i8) {
2172 Flags.setNoSignedWrap(
Ext.getScalarValueSizeInBits() > 8);
2173 Flags.setNoUnsignedWrap(
Ext.getScalarValueSizeInBits() >= 8);
2174 Ext->setFlags(Flags);
2187 SDLoc dl(
Op.getNode());
2199 EVT VectorVT =
Vector.getValueType();
2201 if (VectorVT != MVT::v4i8)
2205 if (
Value->isUndef())
2217 return DAG.
getNode(ISD::BITCAST,
DL,
Op->getValueType(0), BFI);
2224 if (VectorVT != MVT::v4i8 ||
Op.getValueType() != MVT::v4i8)
2230 uint32_t Selector = 0;
2232 if (
I.value() != -1)
2233 Selector |= (
I.value() << (
I.index() * 4));
2251 EVT VT =
Op.getValueType();
2259 if (VTBits == 32 && STI.getSmVersion() >= 35) {
2312 EVT VT =
Op.getValueType();
2319 if (VTBits == 32 && STI.getSmVersion() >= 35) {
2366 EVT VT =
Op.getValueType();
2380 EVT VT =
Op.getValueType();
2383 return LowerFROUND32(
Op, DAG);
2386 return LowerFROUND64(
Op, DAG);
2402 EVT VT =
Op.getValueType();
2408 const unsigned SignBitMask = 0x80000000;
2411 const unsigned PointFiveInBits = 0x3F000000;
2412 SDValue PointFiveWithSignRaw =
2416 DAG.
getNode(ISD::BITCAST, SL, VT, PointFiveWithSignRaw);
2443 EVT VT =
Op.getValueType();
2462 DAG.
getNode(ISD::FTRUNC, SL, VT,
A);
2472 EVT VT =
N->getValueType(0);
2494 assert(STI.getSmVersion() < 90 || STI.getPTXVersion() < 78);
2496 if (
Op.getValueType() == MVT::bf16) {
2500 DAG.
getNode(
Op.getOpcode(), Loc, MVT::f32,
Op.getOperand(0)),
2510 assert(STI.getSmVersion() < 90 || STI.getPTXVersion() < 78);
2512 if (
Op.getOperand(0).getValueType() == MVT::bf16) {
2515 Op.getOpcode(), Loc,
Op.getValueType(),
2516 DAG.
getNode(ISD::FP_EXTEND, Loc, MVT::f32,
Op.getOperand(0)));
2525 EVT NarrowVT =
Op.getValueType();
2530 if (STI.getSmVersion() < 80 || STI.getPTXVersion() < 70) {
2533 if (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78) {
2535 if (STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 70) {
2562 EVT WideVT =
Op.getValueType();
2565 (STI.getSmVersion() < 80 || STI.getPTXVersion() < 71)) {
2567 return DAG.
getNode(ISD::BF16_TO_FP, Loc, WideVT, Narrow);
2570 (STI.getSmVersion() < 90 || STI.getPTXVersion() < 78)) {
2574 if (STI.getSmVersion() >= 80 && STI.getPTXVersion() >= 71) {
2579 return DAG.
getNode(ISD::FP_EXTEND, Loc, WideVT,
Op);
2589 if (
Op.getValueType() != MVT::v2i16)
2591 EVT EltVT =
Op.getValueType().getVectorElementType();
2593 for (
int I = 0,
E =
Op.getValueType().getVectorNumElements();
I <
E;
I++) {
2596 [&](
const SDUse &O) {
2597 return DAG.getNode(ISD::EXTRACT_VECTOR_ELT, DL, EltVT,
2598 O.get(), DAG.getIntPtrConstant(I, DL));
2613 for (
size_t I = 0;
I <
N->getNumOperands();
I++) {
2630 return Tcgen05StNode;
2635 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg1:
2637 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg2:
2639 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg1:
2641 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg2:
2643 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1:
2645 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2:
2647 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1:
2649 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2:
2651 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1_ashift:
2653 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2_ashift:
2656 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1_ashift:
2659 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2_ashift:
2661 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg1:
2663 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg2:
2665 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg1:
2667 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg2:
2669 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1:
2671 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2:
2673 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1_ashift:
2675 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2_ashift:
2677 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1:
2679 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2:
2682 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1_ashift:
2684 TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1_ASHIFT;
2686 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2_ashift:
2688 TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2_ASHIFT;
2700 for (
size_t I = 0;
I <
N->getNumOperands();
I++) {
2719 return Tcgen05MMANode;
2731 case Intrinsic::nvvm_tcgen05_st_16x64b_x1:
2732 case Intrinsic::nvvm_tcgen05_st_16x64b_x2:
2733 case Intrinsic::nvvm_tcgen05_st_16x64b_x4:
2734 case Intrinsic::nvvm_tcgen05_st_16x64b_x8:
2735 case Intrinsic::nvvm_tcgen05_st_16x64b_x16:
2736 case Intrinsic::nvvm_tcgen05_st_16x64b_x32:
2737 case Intrinsic::nvvm_tcgen05_st_16x64b_x128:
2738 case Intrinsic::nvvm_tcgen05_st_16x128b_x1:
2739 case Intrinsic::nvvm_tcgen05_st_16x128b_x2:
2740 case Intrinsic::nvvm_tcgen05_st_16x128b_x4:
2741 case Intrinsic::nvvm_tcgen05_st_16x128b_x8:
2742 case Intrinsic::nvvm_tcgen05_st_16x128b_x16:
2743 case Intrinsic::nvvm_tcgen05_st_16x128b_x32:
2744 case Intrinsic::nvvm_tcgen05_st_16x128b_x64:
2745 case Intrinsic::nvvm_tcgen05_st_16x256b_x1:
2746 case Intrinsic::nvvm_tcgen05_st_16x256b_x2:
2747 case Intrinsic::nvvm_tcgen05_st_16x256b_x4:
2748 case Intrinsic::nvvm_tcgen05_st_16x256b_x8:
2749 case Intrinsic::nvvm_tcgen05_st_16x256b_x16:
2750 case Intrinsic::nvvm_tcgen05_st_16x256b_x32:
2751 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x1:
2752 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x2:
2753 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x4:
2754 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x8:
2755 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x16:
2756 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x32:
2757 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x64:
2758 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x128:
2759 case Intrinsic::nvvm_tcgen05_st_32x32b_x1:
2760 case Intrinsic::nvvm_tcgen05_st_32x32b_x2:
2761 case Intrinsic::nvvm_tcgen05_st_32x32b_x4:
2762 case Intrinsic::nvvm_tcgen05_st_32x32b_x8:
2763 case Intrinsic::nvvm_tcgen05_st_32x32b_x16:
2764 case Intrinsic::nvvm_tcgen05_st_32x32b_x32:
2765 case Intrinsic::nvvm_tcgen05_st_16x64b_x64:
2766 case Intrinsic::nvvm_tcgen05_st_32x32b_x64:
2767 case Intrinsic::nvvm_tcgen05_st_32x32b_x128:
2769 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg1:
2770 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg2:
2771 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg1:
2772 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg2:
2773 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg1:
2774 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg2:
2775 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg1:
2776 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg2:
2777 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1:
2778 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2:
2779 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1:
2780 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2:
2781 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1:
2782 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2:
2783 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1:
2784 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2:
2785 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1_ashift:
2786 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2_ashift:
2788 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1_ashift:
2790 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2_ashift:
2791 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1_ashift:
2792 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2_ashift:
2794 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1_ashift:
2796 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2_ashift:
2806 if (
N->getOperand(1).getValueType() != MVT::i128) {
2813 auto Opcode = [&]() {
2815 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_is_canceled:
2817 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_x:
2819 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_y:
2821 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_z:
2829 SDValue TryCancelResponse =
N->getOperand(1);
2830 SDValue Cast = DAG.
getNode(ISD::BITCAST,
DL, MVT::v2i64, TryCancelResponse);
2838 return DAG.
getNode(Opcode,
DL,
N->getVTList(),
2839 {TryCancelResponse0, TryCancelResponse1});
2843 const unsigned Mode = [&]() {
2844 switch (
Op->getConstantOperandVal(0)) {
2845 case Intrinsic::nvvm_prmt:
2847 case Intrinsic::nvvm_prmt_b4e:
2849 case Intrinsic::nvvm_prmt_ecl:
2851 case Intrinsic::nvvm_prmt_ecr:
2853 case Intrinsic::nvvm_prmt_f4e:
2855 case Intrinsic::nvvm_prmt_rc16:
2857 case Intrinsic::nvvm_prmt_rc8:
2865 SDValue B =
Op.getNumOperands() == 4 ?
Op.getOperand(2)
2867 SDValue Selector = (
Op->op_end() - 1)->get();
2871 switch (
Op->getConstantOperandVal(0)) {
2874 case Intrinsic::nvvm_prmt:
2875 case Intrinsic::nvvm_prmt_b4e:
2876 case Intrinsic::nvvm_prmt_ecl:
2877 case Intrinsic::nvvm_prmt_ecr:
2878 case Intrinsic::nvvm_prmt_f4e:
2879 case Intrinsic::nvvm_prmt_rc16:
2880 case Intrinsic::nvvm_prmt_rc8:
2882 case Intrinsic::nvvm_internal_addrspace_wrap:
2883 return Op.getOperand(1);
2884 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_is_canceled:
2885 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_x:
2886 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_y:
2887 case Intrinsic::nvvm_clusterlaunchcontrol_query_cancel_get_first_ctaid_z:
2897 assert(V.getValueType() == MVT::i64 &&
2898 "Unexpected CTLZ/CTPOP type to legalize");
2907 assert(
A.getValueType() == MVT::i64 &&
B.getValueType() == MVT::i64);
2912 const auto Amt = AmtConst->getZExtValue() & 63;
2939 ? std::make_tuple(AHi, ALo, BHi)
2940 : std::make_tuple(ALo, BHi, BLo);
2967 EVT Ty =
Op.getValueType();
2977 if (Flags.hasNoInfs())
2989 assert(
Op.getValueType() == MVT::i1 &&
"Custom lowering enabled only for i1");
2999 TrueVal = TrueVal.getOperand(0);
3000 FalseVal = FalseVal.getOperand(0);
3002 EVT VT = TrueVal.getSimpleValueType().bitsLE(FalseVal.getSimpleValueType())
3003 ? TrueVal.getValueType()
3004 : FalseVal.getValueType();
3024 switch (
Op.getOpcode()) {
3029 case ISD::ADDRSPACECAST:
3030 return LowerADDRSPACECAST(
Op, DAG);
3038 return LowerBUILD_VECTOR(
Op, DAG);
3040 return LowerBITCAST(
Op, DAG);
3044 return LowerEXTRACT_VECTOR_ELT(
Op, DAG);
3046 return LowerINSERT_VECTOR_ELT(
Op, DAG);
3048 return LowerVECTOR_SHUFFLE(
Op, DAG);
3050 return LowerCONCAT_VECTORS(
Op, DAG);
3051 case ISD::VECREDUCE_FMAX:
3052 case ISD::VECREDUCE_FMIN:
3053 case ISD::VECREDUCE_FMAXIMUM:
3054 case ISD::VECREDUCE_FMINIMUM:
3055 return LowerVECREDUCE(
Op, DAG);
3057 return LowerSTORE(
Op, DAG);
3059 return LowerLOAD(
Op, DAG);
3061 return LowerShiftLeftParts(
Op, DAG);
3064 return LowerShiftRightParts(
Op, DAG);
3068 return LowerFROUND(
Op, DAG);
3070 return LowerFCOPYSIGN(
Op, DAG);
3073 return LowerINT_TO_FP(
Op, DAG);
3076 return LowerFP_TO_INT(
Op, DAG);
3078 return LowerFP_ROUND(
Op, DAG);
3079 case ISD::FP_EXTEND:
3080 return LowerFP_EXTEND(
Op, DAG);
3082 return LowerBR_JT(
Op, DAG);
3084 return LowerVAARG(
Op, DAG);
3086 return LowerVASTART(
Op, DAG);
3105 case ISD::DYNAMIC_STACKALLOC:
3107 case ISD::STACKRESTORE:
3109 case ISD::STACKSAVE:
3112 return LowerCopyToReg_128(
Op, DAG);
3117 return PromoteBinOpIfF32FTZ(
Op, DAG);
3135 unsigned JId = JT->getIndex();
3167 unsigned SrcAS =
N->getSrcAddressSpace();
3168 unsigned DestAS =
N->getDestAddressSpace();
3178 const MVT GenerictVT =
3182 SDValue SharedClusterConversion =
3185 return SharedClusterConversion;
3200 SDNode *
Node =
Op.getNode();
3202 EVT VT =
Node->getValueType(0);
3206 const MaybeAlign MA(
Node->getConstantOperandVal(3));
3209 Tmp1, Tmp2, MachinePointerInfo(V));
3229 MachinePointerInfo(V));
3235 return DAG.
getLoad(VT,
DL, Tmp1, VAList, MachinePointerInfo(SrcV));
3244 SDValue VAReg = getParamSymbol(DAG, -1, PtrVT);
3247 return DAG.
getStore(
Op.getOperand(0),
DL, VAReg,
Op.getOperand(1),
3248 MachinePointerInfo(SV));
3252static std::optional<std::pair<SDValue, SDValue>>
3255 const EVT ResVT = LD->getValueType(0);
3256 const EVT MemVT = LD->getMemoryVT();
3261 return std::nullopt;
3263 const auto NumEltsAndEltVT =
3265 if (!NumEltsAndEltVT)
3266 return std::nullopt;
3267 const auto [NumElts, EltVT] = NumEltsAndEltVT.value();
3269 Align Alignment = LD->getAlign();
3272 if (Alignment < PrefAlign) {
3278 return std::nullopt;
3289 return std::nullopt;
3301 ListVTs.push_back(MVT::Other);
3314 LD->getMemOperand());
3323 for (
const unsigned I :
llvm::seq(NumElts)) {
3328 for (
const unsigned I :
llvm::seq(NumElts)) {
3330 if (LoadEltVT != EltVT)
3338 const MVT BuildVecVT =
3350 Results.append({Res->first, Res->second});
3367 assert(LD->getValueType(0) == MVT::i1 &&
"Custom lowering for i1 load only");
3369 LD->getBasePtr(), LD->getPointerInfo(),
3370 MVT::i8, LD->getAlign(),
3371 LD->getMemOperand()->getFlags());
3382 if (
Op.getValueType() == MVT::i1)
3389 assert(
LD->getValueType(0).isInteger() &&
LD->getMemoryVT().isInteger() &&
3390 "Unexpected fpext-load");
3392 LD->getChain(),
LD->getBasePtr(),
LD->getMemoryVT(),
3393 LD->getMemOperand());
3405 const EVT MemVT =
N->getMemoryVT();
3412 const auto NumEltsAndEltVT =
3414 if (!NumEltsAndEltVT)
3416 const auto [NumElts, EltVT] = NumEltsAndEltVT.value();
3420 Align Alignment =
N->getAlign();
3422 if (Alignment < PrefAlign) {
3449 Ops.push_back(
N->getOperand(0));
3459 for (
const unsigned I :
llvm::seq(NumElts)) {
3462 NumEltsPerSubVector);
3467 for (
const unsigned I :
llvm::seq(NumElts)) {
3477 Ops.push_back(ExtVal);
3482 Ops.append(
N->op_begin() + 2,
N->op_end());
3486 N->getMemoryVT(),
N->getMemOperand());
3494 EVT VT =
Store->getMemoryVT();
3497 return LowerSTOREi1(
Op, DAG);
3509 SDNode *
Node =
Op.getNode();
3518 DAG.
getTruncStore(Tmp1, dl, Tmp3, Tmp2,
ST->getPointerInfo(), MVT::i8,
3519 ST->getAlign(),
ST->getMemOperand()->getFlags());
3528 assert(
Op.getOperand(1).getValueType() == MVT::i128 &&
3529 "Custom lowering for 128-bit CopyToReg only");
3531 SDNode *
Node =
Op.getNode();
3543 NewOps[0] =
Op->getOperand(0);
3544 NewOps[1] =
Op->getOperand(1);
3548 NewOps[4] =
Op->getOperand(3);
3553unsigned NVPTXTargetLowering::getNumRegisters(
3555 std::optional<MVT> RegisterVT = std::nullopt)
const {
3556 if (VT == MVT::i128 && RegisterVT == MVT::i128)
3561bool NVPTXTargetLowering::splitValueIntoRegisterParts(
3563 unsigned NumParts,
MVT PartVT, std::optional<CallingConv::ID> CC)
const {
3564 if (Val.
getValueType() == MVT::i128 && NumParts == 1) {
3577 StringRef SavedStr =
nvTM->getStrPool().save(
3584 const StringRef SavedStr =
nvTM->getStrPool().save(
"param" + Twine(
I));
3612 for (
const auto &Arg :
F.args()) {
3613 const auto ArgIns = AllIns.take_while(
3614 [&](
auto I) {
return I.OrigArgIndex == Arg.getArgNo(); });
3615 AllIns = AllIns.drop_front(ArgIns.size());
3617 Type *Ty = Arg.getType();
3622 if (Arg.use_empty()) {
3624 for (
const auto &In : ArgIns) {
3625 assert(!In.Used &&
"Arg.use_empty() is true but Arg is used?");
3631 SDValue ArgSymbol = getParamSymbol(DAG, Arg.getArgNo(), PtrVT);
3637 if (Arg.hasByValAttr()) {
3645 assert(ArgIns.size() == 1 &&
"ByVal argument must be a pointer");
3646 const auto &ByvalIn = ArgIns[0];
3648 "Ins type did not match function type");
3649 assert(ByvalIn.VT == PtrVT &&
"ByVal argument must be a pointer");
3654 P.getNode()->setIROrder(Arg.getArgNo() + 1);
3657 P.getNode()->setIROrder(Arg.getArgNo() + 1);
3666 assert(VTs.
size() == ArgIns.size() &&
"Size mismatch");
3667 assert(VTs.
size() == Offsets.size() &&
"Size mismatch");
3670 &
F, Ty, Arg.getArgNo() + AttributeList::FirstArgIndex,
DL);
3674 for (
const unsigned NumElts : VI) {
3676 const EVT LoadVT = VTs[
I] == MVT::i1 ? MVT::i8 : VTs[
I];
3684 DAG.
getLoad(VecVT, dl, Root, VecAddr,
3688 P.getNode()->setIROrder(Arg.getArgNo() + 1);
3689 for (
const unsigned J :
llvm::seq(NumElts)) {
3701 if (!OutChains.
empty())
3714 Type *RetTy =
F.getReturnType();
3717 assert(OutVals.
empty() && Outs.
empty() &&
"Return value expected for void");
3730 const bool ExtendIntegerRetVal =
3731 RetTy->
isIntegerTy() &&
DL.getTypeAllocSizeInBits(RetTy) < 32;
3736 assert(VTs.
size() == OutVals.
size() &&
"Bad return value decomposition");
3738 const auto GetRetVal = [&](
unsigned I) ->
SDValue {
3742 "OutVal type should always be legal");
3746 ExtendIntegerRetVal ? MVT::i32 : (VTI == MVT::i1 ? MVT::i8 : VTI);
3752 for (
const unsigned NumElts : VI) {
3753 const MaybeAlign CurrentAlign = ExtendIntegerRetVal
3758 NumElts, dl, DAG, [&](
unsigned K) {
return GetRetVal(
I + K); });
3775 if (Constraint.
size() > 1)
3791 case Intrinsic::nvvm_match_all_sync_i32p:
3792 case Intrinsic::nvvm_match_all_sync_i64p:
3797 Info.memVT = MVT::i1;
3802 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_col:
3803 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_row:
3804 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_col_stride:
3805 case Intrinsic::nvvm_wmma_m16n16k16_load_a_f16_row_stride:
3806 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_col:
3807 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_row:
3808 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_col_stride:
3809 case Intrinsic::nvvm_wmma_m16n16k16_load_b_f16_row_stride:
3810 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_col:
3811 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_row:
3812 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_col_stride:
3813 case Intrinsic::nvvm_wmma_m32n8k16_load_a_f16_row_stride:
3814 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_col:
3815 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_row:
3816 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_col_stride:
3817 case Intrinsic::nvvm_wmma_m32n8k16_load_b_f16_row_stride:
3818 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_col:
3819 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_row:
3820 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_col_stride:
3821 case Intrinsic::nvvm_wmma_m8n32k16_load_a_f16_row_stride:
3822 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_col:
3823 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_row:
3824 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_col_stride:
3825 case Intrinsic::nvvm_wmma_m8n32k16_load_b_f16_row_stride: {
3827 Info.memVT = MVT::v8f16;
3828 Info.ptrVal =
I.getArgOperand(0);
3831 Info.align =
Align(16);
3834 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_col:
3835 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_col_stride:
3836 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_col_stride:
3837 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_col:
3838 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_row:
3839 case Intrinsic::nvvm_wmma_m16n16k16_load_a_s8_row_stride:
3840 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_row_stride:
3841 case Intrinsic::nvvm_wmma_m16n16k16_load_a_u8_row:
3842 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_col:
3843 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_col_stride:
3844 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_row:
3845 case Intrinsic::nvvm_wmma_m8n32k16_load_a_bf16_row_stride:
3846 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_col:
3847 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_col_stride:
3848 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_col_stride:
3849 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_col:
3850 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_row:
3851 case Intrinsic::nvvm_wmma_m16n16k16_load_b_s8_row_stride:
3852 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_row_stride:
3853 case Intrinsic::nvvm_wmma_m16n16k16_load_b_u8_row:
3854 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_col:
3855 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_col_stride:
3856 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_row:
3857 case Intrinsic::nvvm_wmma_m32n8k16_load_b_bf16_row_stride: {
3859 Info.memVT = MVT::v2i32;
3860 Info.ptrVal =
I.getArgOperand(0);
3863 Info.align =
Align(8);
3867 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_col:
3868 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_col_stride:
3869 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_col_stride:
3870 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_col:
3871 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_row:
3872 case Intrinsic::nvvm_wmma_m32n8k16_load_a_s8_row_stride:
3873 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_row_stride:
3874 case Intrinsic::nvvm_wmma_m32n8k16_load_a_u8_row:
3875 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_col:
3876 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_col_stride:
3877 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_row:
3878 case Intrinsic::nvvm_wmma_m16n16k16_load_a_bf16_row_stride:
3879 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_col:
3880 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_col_stride:
3881 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_row:
3882 case Intrinsic::nvvm_wmma_m16n16k8_load_a_tf32_row_stride:
3884 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_col:
3885 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_col_stride:
3886 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_col_stride:
3887 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_col:
3888 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_row:
3889 case Intrinsic::nvvm_wmma_m8n32k16_load_b_s8_row_stride:
3890 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_row_stride:
3891 case Intrinsic::nvvm_wmma_m8n32k16_load_b_u8_row:
3892 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_col:
3893 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_col_stride:
3894 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_row:
3895 case Intrinsic::nvvm_wmma_m16n16k16_load_b_bf16_row_stride:
3896 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_col:
3897 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_col_stride:
3898 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_row:
3899 case Intrinsic::nvvm_wmma_m16n16k8_load_b_tf32_row_stride:
3900 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x4_b16:
3901 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x4_trans_b16:
3902 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x2_trans_b8:
3903 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x2_trans_b8x16_b4x16_p64:
3904 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x2_trans_b8x16_b6x16_p32:
3905 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x4_b8x16_b4x16_p64:
3906 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x4_b8x16_b6x16_p32: {
3908 Info.memVT = MVT::v4i32;
3909 Info.ptrVal =
I.getArgOperand(0);
3912 Info.align =
Align(16);
3916 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_col:
3917 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_col_stride:
3918 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_col_stride:
3919 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_col:
3920 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_row:
3921 case Intrinsic::nvvm_wmma_m32n8k16_load_b_s8_row_stride:
3922 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_row_stride:
3923 case Intrinsic::nvvm_wmma_m32n8k16_load_b_u8_row:
3925 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_col:
3926 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_col_stride:
3927 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_col_stride:
3928 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_col:
3929 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_row:
3930 case Intrinsic::nvvm_wmma_m8n32k16_load_a_s8_row_stride:
3931 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_row_stride:
3932 case Intrinsic::nvvm_wmma_m8n32k16_load_a_u8_row:
3933 case Intrinsic::nvvm_wmma_m8n8k128_load_a_b1_row:
3934 case Intrinsic::nvvm_wmma_m8n8k128_load_a_b1_row_stride:
3935 case Intrinsic::nvvm_wmma_m8n8k128_load_b_b1_col:
3936 case Intrinsic::nvvm_wmma_m8n8k128_load_b_b1_col_stride:
3937 case Intrinsic::nvvm_wmma_m8n8k32_load_a_s4_row:
3938 case Intrinsic::nvvm_wmma_m8n8k32_load_a_s4_row_stride:
3939 case Intrinsic::nvvm_wmma_m8n8k32_load_a_u4_row_stride:
3940 case Intrinsic::nvvm_wmma_m8n8k32_load_a_u4_row:
3941 case Intrinsic::nvvm_wmma_m8n8k32_load_b_s4_col:
3942 case Intrinsic::nvvm_wmma_m8n8k32_load_b_s4_col_stride:
3943 case Intrinsic::nvvm_wmma_m8n8k32_load_b_u4_col_stride:
3944 case Intrinsic::nvvm_wmma_m8n8k32_load_b_u4_col:
3945 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x1_b16:
3946 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x1_trans_b16:
3947 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x1_b8x16_b4x16_p64:
3948 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x1_b8x16_b6x16_p32: {
3950 Info.memVT = MVT::i32;
3951 Info.ptrVal =
I.getArgOperand(0);
3954 Info.align =
Align(4);
3958 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_col:
3959 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_row:
3960 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_col_stride:
3961 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f16_row_stride:
3962 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_col:
3963 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_row:
3964 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_col_stride:
3965 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f16_row_stride:
3966 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_col:
3967 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_row:
3968 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_col_stride:
3969 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f16_row_stride: {
3971 Info.memVT = MVT::v4f16;
3972 Info.ptrVal =
I.getArgOperand(0);
3975 Info.align =
Align(16);
3979 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_col:
3980 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_row:
3981 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_col_stride:
3982 case Intrinsic::nvvm_wmma_m16n16k16_load_c_f32_row_stride:
3983 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_col:
3984 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_row:
3985 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_col_stride:
3986 case Intrinsic::nvvm_wmma_m32n8k16_load_c_f32_row_stride:
3987 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_col:
3988 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_row:
3989 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_col_stride:
3990 case Intrinsic::nvvm_wmma_m8n32k16_load_c_f32_row_stride:
3991 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_col:
3992 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_row:
3993 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_col_stride:
3994 case Intrinsic::nvvm_wmma_m16n16k8_load_c_f32_row_stride: {
3996 Info.memVT = MVT::v8f32;
3997 Info.ptrVal =
I.getArgOperand(0);
4000 Info.align =
Align(16);
4004 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_col:
4005 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_col_stride:
4006 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_row:
4007 case Intrinsic::nvvm_wmma_m32n8k16_load_a_bf16_row_stride:
4009 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_col:
4010 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_col_stride:
4011 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_row:
4012 case Intrinsic::nvvm_wmma_m8n32k16_load_b_bf16_row_stride:
4014 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_col:
4015 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_col_stride:
4016 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_row:
4017 case Intrinsic::nvvm_wmma_m16n16k16_load_c_s32_row_stride:
4018 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_col:
4019 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_col_stride:
4020 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_row:
4021 case Intrinsic::nvvm_wmma_m32n8k16_load_c_s32_row_stride:
4022 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_col:
4023 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_col_stride:
4024 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_row:
4025 case Intrinsic::nvvm_wmma_m8n32k16_load_c_s32_row_stride: {
4027 Info.memVT = MVT::v8i32;
4028 Info.ptrVal =
I.getArgOperand(0);
4031 Info.align =
Align(16);
4035 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_col:
4036 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_col_stride:
4037 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_row:
4038 case Intrinsic::nvvm_wmma_m8n8k128_load_c_s32_row_stride:
4039 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_col:
4040 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_col_stride:
4041 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_row:
4042 case Intrinsic::nvvm_wmma_m8n8k32_load_c_s32_row_stride:
4043 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x2_b16:
4044 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n8_x2_trans_b16:
4045 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x1_trans_b8:
4046 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x1_trans_b8x16_b4x16_p64:
4047 case Intrinsic::nvvm_ldmatrix_sync_aligned_m16n16_x1_trans_b8x16_b6x16_p32:
4048 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x2_b8x16_b4x16_p64:
4049 case Intrinsic::nvvm_ldmatrix_sync_aligned_m8n16_x2_b8x16_b6x16_p32: {
4051 Info.memVT = MVT::v2i32;
4052 Info.ptrVal =
I.getArgOperand(0);
4055 Info.align =
Align(8);
4059 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_col:
4060 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_col_stride:
4061 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_row:
4062 case Intrinsic::nvvm_wmma_m8n8k4_load_a_f64_row_stride:
4064 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_col:
4065 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_col_stride:
4066 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_row:
4067 case Intrinsic::nvvm_wmma_m8n8k4_load_b_f64_row_stride: {
4069 Info.memVT = MVT::f64;
4070 Info.ptrVal =
I.getArgOperand(0);
4073 Info.align =
Align(8);
4077 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_col:
4078 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_col_stride:
4079 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_row:
4080 case Intrinsic::nvvm_wmma_m8n8k4_load_c_f64_row_stride: {
4082 Info.memVT = MVT::v2f64;
4083 Info.ptrVal =
I.getArgOperand(0);
4086 Info.align =
Align(16);
4090 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_col:
4091 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_row:
4092 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_col_stride:
4093 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f16_row_stride:
4094 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_col:
4095 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_row:
4096 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_col_stride:
4097 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f16_row_stride:
4098 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_col:
4099 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_row:
4100 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_col_stride:
4101 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f16_row_stride: {
4103 Info.memVT = MVT::v4f16;
4104 Info.ptrVal =
I.getArgOperand(0);
4107 Info.align =
Align(16);
4111 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_col:
4112 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_row:
4113 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_col_stride:
4114 case Intrinsic::nvvm_wmma_m16n16k16_store_d_f32_row_stride:
4115 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_col:
4116 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_row:
4117 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_col_stride:
4118 case Intrinsic::nvvm_wmma_m32n8k16_store_d_f32_row_stride:
4119 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_col:
4120 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_row:
4121 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_col_stride:
4122 case Intrinsic::nvvm_wmma_m8n32k16_store_d_f32_row_stride:
4123 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_col:
4124 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_row:
4125 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_col_stride:
4126 case Intrinsic::nvvm_wmma_m16n16k8_store_d_f32_row_stride: {
4128 Info.memVT = MVT::v8f32;
4129 Info.ptrVal =
I.getArgOperand(0);
4132 Info.align =
Align(16);
4136 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_col:
4137 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_col_stride:
4138 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_row:
4139 case Intrinsic::nvvm_wmma_m16n16k16_store_d_s32_row_stride:
4140 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_col:
4141 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_col_stride:
4142 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_row:
4143 case Intrinsic::nvvm_wmma_m32n8k16_store_d_s32_row_stride:
4144 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_col:
4145 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_col_stride:
4146 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_row:
4147 case Intrinsic::nvvm_wmma_m8n32k16_store_d_s32_row_stride: {
4149 Info.memVT = MVT::v8i32;
4150 Info.ptrVal =
I.getArgOperand(0);
4153 Info.align =
Align(16);
4157 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_col:
4158 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_col_stride:
4159 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_row:
4160 case Intrinsic::nvvm_wmma_m8n8k128_store_d_s32_row_stride:
4161 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_col:
4162 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_col_stride:
4163 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_row:
4164 case Intrinsic::nvvm_wmma_m8n8k32_store_d_s32_row_stride:
4165 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x2_b16:
4166 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x2_trans_b16:
4167 case Intrinsic::nvvm_stmatrix_sync_aligned_m16n8_x2_trans_b8: {
4169 Info.memVT = MVT::v2i32;
4170 Info.ptrVal =
I.getArgOperand(0);
4173 Info.align =
Align(8);
4177 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_col:
4178 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_col_stride:
4179 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_row:
4180 case Intrinsic::nvvm_wmma_m8n8k4_store_d_f64_row_stride: {
4182 Info.memVT = MVT::v2f64;
4183 Info.ptrVal =
I.getArgOperand(0);
4186 Info.align =
Align(16);
4190 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x1_b16:
4191 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x1_trans_b16:
4192 case Intrinsic::nvvm_stmatrix_sync_aligned_m16n8_x1_trans_b8: {
4194 Info.memVT = MVT::i32;
4195 Info.ptrVal =
I.getArgOperand(0);
4198 Info.align =
Align(4);
4202 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x4_b16:
4203 case Intrinsic::nvvm_stmatrix_sync_aligned_m8n8_x4_trans_b16:
4204 case Intrinsic::nvvm_stmatrix_sync_aligned_m16n8_x4_trans_b8: {
4206 Info.memVT = MVT::v4i32;
4207 Info.ptrVal =
I.getArgOperand(0);
4210 Info.align =
Align(16);
4214 case Intrinsic::nvvm_atomic_add_gen_f_cta:
4215 case Intrinsic::nvvm_atomic_add_gen_f_sys:
4216 case Intrinsic::nvvm_atomic_add_gen_i_cta:
4217 case Intrinsic::nvvm_atomic_add_gen_i_sys:
4218 case Intrinsic::nvvm_atomic_and_gen_i_cta:
4219 case Intrinsic::nvvm_atomic_and_gen_i_sys:
4220 case Intrinsic::nvvm_atomic_cas_gen_i_cta:
4221 case Intrinsic::nvvm_atomic_cas_gen_i_sys:
4222 case Intrinsic::nvvm_atomic_dec_gen_i_cta:
4223 case Intrinsic::nvvm_atomic_dec_gen_i_sys:
4224 case Intrinsic::nvvm_atomic_inc_gen_i_cta:
4225 case Intrinsic::nvvm_atomic_inc_gen_i_sys:
4226 case Intrinsic::nvvm_atomic_max_gen_i_cta:
4227 case Intrinsic::nvvm_atomic_max_gen_i_sys:
4228 case Intrinsic::nvvm_atomic_min_gen_i_cta:
4229 case Intrinsic::nvvm_atomic_min_gen_i_sys:
4230 case Intrinsic::nvvm_atomic_or_gen_i_cta:
4231 case Intrinsic::nvvm_atomic_or_gen_i_sys:
4232 case Intrinsic::nvvm_atomic_exch_gen_i_cta:
4233 case Intrinsic::nvvm_atomic_exch_gen_i_sys:
4234 case Intrinsic::nvvm_atomic_xor_gen_i_cta:
4235 case Intrinsic::nvvm_atomic_xor_gen_i_sys: {
4236 auto &
DL =
I.getDataLayout();
4239 Info.ptrVal =
I.getArgOperand(0);
4246 case Intrinsic::nvvm_prefetch_tensormap: {
4247 auto &
DL =
I.getDataLayout();
4250 Info.ptrVal =
I.getArgOperand(0);
4258 case Intrinsic::nvvm_ldu_global_i:
4259 case Intrinsic::nvvm_ldu_global_f:
4260 case Intrinsic::nvvm_ldu_global_p: {
4263 Info.ptrVal =
I.getArgOperand(0);
4270 case Intrinsic::nvvm_tex_1d_v4f32_s32:
4271 case Intrinsic::nvvm_tex_1d_v4f32_f32:
4272 case Intrinsic::nvvm_tex_1d_level_v4f32_f32:
4273 case Intrinsic::nvvm_tex_1d_grad_v4f32_f32:
4274 case Intrinsic::nvvm_tex_1d_array_v4f32_s32:
4275 case Intrinsic::nvvm_tex_1d_array_v4f32_f32:
4276 case Intrinsic::nvvm_tex_1d_array_level_v4f32_f32:
4277 case Intrinsic::nvvm_tex_1d_array_grad_v4f32_f32:
4278 case Intrinsic::nvvm_tex_2d_v4f32_s32:
4279 case Intrinsic::nvvm_tex_2d_v4f32_f32:
4280 case Intrinsic::nvvm_tex_2d_level_v4f32_f32:
4281 case Intrinsic::nvvm_tex_2d_grad_v4f32_f32:
4282 case Intrinsic::nvvm_tex_2d_array_v4f32_s32:
4283 case Intrinsic::nvvm_tex_2d_array_v4f32_f32:
4284 case Intrinsic::nvvm_tex_2d_array_level_v4f32_f32:
4285 case Intrinsic::nvvm_tex_2d_array_grad_v4f32_f32:
4286 case Intrinsic::nvvm_tex_3d_v4f32_s32:
4287 case Intrinsic::nvvm_tex_3d_v4f32_f32:
4288 case Intrinsic::nvvm_tex_3d_level_v4f32_f32:
4289 case Intrinsic::nvvm_tex_3d_grad_v4f32_f32:
4290 case Intrinsic::nvvm_tex_cube_v4f32_f32:
4291 case Intrinsic::nvvm_tex_cube_level_v4f32_f32:
4292 case Intrinsic::nvvm_tex_cube_array_v4f32_f32:
4293 case Intrinsic::nvvm_tex_cube_array_level_v4f32_f32:
4294 case Intrinsic::nvvm_tld4_r_2d_v4f32_f32:
4295 case Intrinsic::nvvm_tld4_g_2d_v4f32_f32:
4296 case Intrinsic::nvvm_tld4_b_2d_v4f32_f32:
4297 case Intrinsic::nvvm_tld4_a_2d_v4f32_f32:
4298 case Intrinsic::nvvm_tex_unified_1d_v4f32_s32:
4299 case Intrinsic::nvvm_tex_unified_1d_v4f32_f32:
4300 case Intrinsic::nvvm_tex_unified_1d_level_v4f32_f32:
4301 case Intrinsic::nvvm_tex_unified_1d_grad_v4f32_f32:
4302 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_s32:
4303 case Intrinsic::nvvm_tex_unified_1d_array_v4f32_f32:
4304 case Intrinsic::nvvm_tex_unified_1d_array_level_v4f32_f32:
4305 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4f32_f32:
4306 case Intrinsic::nvvm_tex_unified_2d_v4f32_s32:
4307 case Intrinsic::nvvm_tex_unified_2d_v4f32_f32:
4308 case Intrinsic::nvvm_tex_unified_2d_level_v4f32_f32:
4309 case Intrinsic::nvvm_tex_unified_2d_grad_v4f32_f32:
4310 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_s32:
4311 case Intrinsic::nvvm_tex_unified_2d_array_v4f32_f32:
4312 case Intrinsic::nvvm_tex_unified_2d_array_level_v4f32_f32:
4313 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4f32_f32:
4314 case Intrinsic::nvvm_tex_unified_3d_v4f32_s32:
4315 case Intrinsic::nvvm_tex_unified_3d_v4f32_f32:
4316 case Intrinsic::nvvm_tex_unified_3d_level_v4f32_f32:
4317 case Intrinsic::nvvm_tex_unified_3d_grad_v4f32_f32:
4318 case Intrinsic::nvvm_tex_unified_cube_v4f32_f32:
4319 case Intrinsic::nvvm_tex_unified_cube_level_v4f32_f32:
4320 case Intrinsic::nvvm_tex_unified_cube_array_v4f32_f32:
4321 case Intrinsic::nvvm_tex_unified_cube_array_level_v4f32_f32:
4322 case Intrinsic::nvvm_tex_unified_cube_grad_v4f32_f32:
4323 case Intrinsic::nvvm_tex_unified_cube_array_grad_v4f32_f32:
4324 case Intrinsic::nvvm_tld4_unified_r_2d_v4f32_f32:
4325 case Intrinsic::nvvm_tld4_unified_g_2d_v4f32_f32:
4326 case Intrinsic::nvvm_tld4_unified_b_2d_v4f32_f32:
4327 case Intrinsic::nvvm_tld4_unified_a_2d_v4f32_f32:
4329 Info.memVT = MVT::v4f32;
4330 Info.ptrVal =
nullptr;
4333 Info.align =
Align(16);
4336 case Intrinsic::nvvm_tex_1d_v4s32_s32:
4337 case Intrinsic::nvvm_tex_1d_v4s32_f32:
4338 case Intrinsic::nvvm_tex_1d_level_v4s32_f32:
4339 case Intrinsic::nvvm_tex_1d_grad_v4s32_f32:
4340 case Intrinsic::nvvm_tex_1d_array_v4s32_s32:
4341 case Intrinsic::nvvm_tex_1d_array_v4s32_f32:
4342 case Intrinsic::nvvm_tex_1d_array_level_v4s32_f32:
4343 case Intrinsic::nvvm_tex_1d_array_grad_v4s32_f32:
4344 case Intrinsic::nvvm_tex_2d_v4s32_s32:
4345 case Intrinsic::nvvm_tex_2d_v4s32_f32:
4346 case Intrinsic::nvvm_tex_2d_level_v4s32_f32:
4347 case Intrinsic::nvvm_tex_2d_grad_v4s32_f32:
4348 case Intrinsic::nvvm_tex_2d_array_v4s32_s32:
4349 case Intrinsic::nvvm_tex_2d_array_v4s32_f32:
4350 case Intrinsic::nvvm_tex_2d_array_level_v4s32_f32:
4351 case Intrinsic::nvvm_tex_2d_array_grad_v4s32_f32:
4352 case Intrinsic::nvvm_tex_3d_v4s32_s32:
4353 case Intrinsic::nvvm_tex_3d_v4s32_f32:
4354 case Intrinsic::nvvm_tex_3d_level_v4s32_f32:
4355 case Intrinsic::nvvm_tex_3d_grad_v4s32_f32:
4356 case Intrinsic::nvvm_tex_cube_v4s32_f32:
4357 case Intrinsic::nvvm_tex_cube_level_v4s32_f32:
4358 case Intrinsic::nvvm_tex_cube_array_v4s32_f32:
4359 case Intrinsic::nvvm_tex_cube_array_level_v4s32_f32:
4360 case Intrinsic::nvvm_tex_cube_v4u32_f32:
4361 case Intrinsic::nvvm_tex_cube_level_v4u32_f32:
4362 case Intrinsic::nvvm_tex_cube_array_v4u32_f32:
4363 case Intrinsic::nvvm_tex_cube_array_level_v4u32_f32:
4364 case Intrinsic::nvvm_tex_1d_v4u32_s32:
4365 case Intrinsic::nvvm_tex_1d_v4u32_f32:
4366 case Intrinsic::nvvm_tex_1d_level_v4u32_f32:
4367 case Intrinsic::nvvm_tex_1d_grad_v4u32_f32:
4368 case Intrinsic::nvvm_tex_1d_array_v4u32_s32:
4369 case Intrinsic::nvvm_tex_1d_array_v4u32_f32:
4370 case Intrinsic::nvvm_tex_1d_array_level_v4u32_f32:
4371 case Intrinsic::nvvm_tex_1d_array_grad_v4u32_f32:
4372 case Intrinsic::nvvm_tex_2d_v4u32_s32:
4373 case Intrinsic::nvvm_tex_2d_v4u32_f32:
4374 case Intrinsic::nvvm_tex_2d_level_v4u32_f32:
4375 case Intrinsic::nvvm_tex_2d_grad_v4u32_f32:
4376 case Intrinsic::nvvm_tex_2d_array_v4u32_s32:
4377 case Intrinsic::nvvm_tex_2d_array_v4u32_f32:
4378 case Intrinsic::nvvm_tex_2d_array_level_v4u32_f32:
4379 case Intrinsic::nvvm_tex_2d_array_grad_v4u32_f32:
4380 case Intrinsic::nvvm_tex_3d_v4u32_s32:
4381 case Intrinsic::nvvm_tex_3d_v4u32_f32:
4382 case Intrinsic::nvvm_tex_3d_level_v4u32_f32:
4383 case Intrinsic::nvvm_tex_3d_grad_v4u32_f32:
4384 case Intrinsic::nvvm_tld4_r_2d_v4s32_f32:
4385 case Intrinsic::nvvm_tld4_g_2d_v4s32_f32:
4386 case Intrinsic::nvvm_tld4_b_2d_v4s32_f32:
4387 case Intrinsic::nvvm_tld4_a_2d_v4s32_f32:
4388 case Intrinsic::nvvm_tld4_r_2d_v4u32_f32:
4389 case Intrinsic::nvvm_tld4_g_2d_v4u32_f32:
4390 case Intrinsic::nvvm_tld4_b_2d_v4u32_f32:
4391 case Intrinsic::nvvm_tld4_a_2d_v4u32_f32:
4392 case Intrinsic::nvvm_tex_unified_1d_v4s32_s32:
4393 case Intrinsic::nvvm_tex_unified_1d_v4s32_f32:
4394 case Intrinsic::nvvm_tex_unified_1d_level_v4s32_f32:
4395 case Intrinsic::nvvm_tex_unified_1d_grad_v4s32_f32:
4396 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_s32:
4397 case Intrinsic::nvvm_tex_unified_1d_array_v4s32_f32:
4398 case Intrinsic::nvvm_tex_unified_1d_array_level_v4s32_f32:
4399 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4s32_f32:
4400 case Intrinsic::nvvm_tex_unified_2d_v4s32_s32:
4401 case Intrinsic::nvvm_tex_unified_2d_v4s32_f32:
4402 case Intrinsic::nvvm_tex_unified_2d_level_v4s32_f32:
4403 case Intrinsic::nvvm_tex_unified_2d_grad_v4s32_f32:
4404 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_s32:
4405 case Intrinsic::nvvm_tex_unified_2d_array_v4s32_f32:
4406 case Intrinsic::nvvm_tex_unified_2d_array_level_v4s32_f32:
4407 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4s32_f32:
4408 case Intrinsic::nvvm_tex_unified_3d_v4s32_s32:
4409 case Intrinsic::nvvm_tex_unified_3d_v4s32_f32:
4410 case Intrinsic::nvvm_tex_unified_3d_level_v4s32_f32:
4411 case Intrinsic::nvvm_tex_unified_3d_grad_v4s32_f32:
4412 case Intrinsic::nvvm_tex_unified_1d_v4u32_s32:
4413 case Intrinsic::nvvm_tex_unified_1d_v4u32_f32:
4414 case Intrinsic::nvvm_tex_unified_1d_level_v4u32_f32:
4415 case Intrinsic::nvvm_tex_unified_1d_grad_v4u32_f32:
4416 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_s32:
4417 case Intrinsic::nvvm_tex_unified_1d_array_v4u32_f32:
4418 case Intrinsic::nvvm_tex_unified_1d_array_level_v4u32_f32:
4419 case Intrinsic::nvvm_tex_unified_1d_array_grad_v4u32_f32:
4420 case Intrinsic::nvvm_tex_unified_2d_v4u32_s32:
4421 case Intrinsic::nvvm_tex_unified_2d_v4u32_f32:
4422 case Intrinsic::nvvm_tex_unified_2d_level_v4u32_f32:
4423 case Intrinsic::nvvm_tex_unified_2d_grad_v4u32_f32:
4424 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_s32:
4425 case Intrinsic::nvvm_tex_unified_2d_array_v4u32_f32:
4426 case Intrinsic::nvvm_tex_unified_2d_array_level_v4u32_f32:
4427 case Intrinsic::nvvm_tex_unified_2d_array_grad_v4u32_f32:
4428 case Intrinsic::nvvm_tex_unified_3d_v4u32_s32:
4429 case Intrinsic::nvvm_tex_unified_3d_v4u32_f32:
4430 case Intrinsic::nvvm_tex_unified_3d_level_v4u32_f32:
4431 case Intrinsic::nvvm_tex_unified_3d_grad_v4u32_f32:
4432 case Intrinsic::nvvm_tex_unified_cube_v4s32_f32:
4433 case Intrinsic::nvvm_tex_unified_cube_level_v4s32_f32:
4434 case Intrinsic::nvvm_tex_unified_cube_array_v4s32_f32:
4435 case Intrinsic::nvvm_tex_unified_cube_array_level_v4s32_f32:
4436 case Intrinsic::nvvm_tex_unified_cube_v4u32_f32:
4437 case Intrinsic::nvvm_tex_unified_cube_level_v4u32_f32:
4438 case Intrinsic::nvvm_tex_unified_cube_array_v4u32_f32:
4439 case Intrinsic::nvvm_tex_unified_cube_array_level_v4u32_f32:
4440 case Intrinsic::nvvm_tex_unified_cube_grad_v4s32_f32:
4441 case Intrinsic::nvvm_tex_unified_cube_grad_v4u32_f32:
4442 case Intrinsic::nvvm_tex_unified_cube_array_grad_v4s32_f32:
4443 case Intrinsic::nvvm_tex_unified_cube_array_grad_v4u32_f32:
4444 case Intrinsic::nvvm_tld4_unified_r_2d_v4s32_f32:
4445 case Intrinsic::nvvm_tld4_unified_g_2d_v4s32_f32:
4446 case Intrinsic::nvvm_tld4_unified_b_2d_v4s32_f32:
4447 case Intrinsic::nvvm_tld4_unified_a_2d_v4s32_f32:
4448 case Intrinsic::nvvm_tld4_unified_r_2d_v4u32_f32:
4449 case Intrinsic::nvvm_tld4_unified_g_2d_v4u32_f32:
4450 case Intrinsic::nvvm_tld4_unified_b_2d_v4u32_f32:
4451 case Intrinsic::nvvm_tld4_unified_a_2d_v4u32_f32:
4453 Info.memVT = MVT::v4i32;
4454 Info.ptrVal =
nullptr;
4457 Info.align =
Align(16);
4460 case Intrinsic::nvvm_suld_1d_i8_clamp:
4461 case Intrinsic::nvvm_suld_1d_v2i8_clamp:
4462 case Intrinsic::nvvm_suld_1d_v4i8_clamp:
4463 case Intrinsic::nvvm_suld_1d_array_i8_clamp:
4464 case Intrinsic::nvvm_suld_1d_array_v2i8_clamp:
4465 case Intrinsic::nvvm_suld_1d_array_v4i8_clamp:
4466 case Intrinsic::nvvm_suld_2d_i8_clamp:
4467 case Intrinsic::nvvm_suld_2d_v2i8_clamp:
4468 case Intrinsic::nvvm_suld_2d_v4i8_clamp:
4469 case Intrinsic::nvvm_suld_2d_array_i8_clamp:
4470 case Intrinsic::nvvm_suld_2d_array_v2i8_clamp:
4471 case Intrinsic::nvvm_suld_2d_array_v4i8_clamp:
4472 case Intrinsic::nvvm_suld_3d_i8_clamp:
4473 case Intrinsic::nvvm_suld_3d_v2i8_clamp:
4474 case Intrinsic::nvvm_suld_3d_v4i8_clamp:
4475 case Intrinsic::nvvm_suld_1d_i8_trap:
4476 case Intrinsic::nvvm_suld_1d_v2i8_trap:
4477 case Intrinsic::nvvm_suld_1d_v4i8_trap:
4478 case Intrinsic::nvvm_suld_1d_array_i8_trap:
4479 case Intrinsic::nvvm_suld_1d_array_v2i8_trap:
4480 case Intrinsic::nvvm_suld_1d_array_v4i8_trap:
4481 case Intrinsic::nvvm_suld_2d_i8_trap:
4482 case Intrinsic::nvvm_suld_2d_v2i8_trap:
4483 case Intrinsic::nvvm_suld_2d_v4i8_trap:
4484 case Intrinsic::nvvm_suld_2d_array_i8_trap:
4485 case Intrinsic::nvvm_suld_2d_array_v2i8_trap:
4486 case Intrinsic::nvvm_suld_2d_array_v4i8_trap:
4487 case Intrinsic::nvvm_suld_3d_i8_trap:
4488 case Intrinsic::nvvm_suld_3d_v2i8_trap:
4489 case Intrinsic::nvvm_suld_3d_v4i8_trap:
4490 case Intrinsic::nvvm_suld_1d_i8_zero:
4491 case Intrinsic::nvvm_suld_1d_v2i8_zero:
4492 case Intrinsic::nvvm_suld_1d_v4i8_zero:
4493 case Intrinsic::nvvm_suld_1d_array_i8_zero:
4494 case Intrinsic::nvvm_suld_1d_array_v2i8_zero:
4495 case Intrinsic::nvvm_suld_1d_array_v4i8_zero:
4496 case Intrinsic::nvvm_suld_2d_i8_zero:
4497 case Intrinsic::nvvm_suld_2d_v2i8_zero:
4498 case Intrinsic::nvvm_suld_2d_v4i8_zero:
4499 case Intrinsic::nvvm_suld_2d_array_i8_zero:
4500 case Intrinsic::nvvm_suld_2d_array_v2i8_zero:
4501 case Intrinsic::nvvm_suld_2d_array_v4i8_zero:
4502 case Intrinsic::nvvm_suld_3d_i8_zero:
4503 case Intrinsic::nvvm_suld_3d_v2i8_zero:
4504 case Intrinsic::nvvm_suld_3d_v4i8_zero:
4506 Info.memVT = MVT::i8;
4507 Info.ptrVal =
nullptr;
4510 Info.align =
Align(16);
4513 case Intrinsic::nvvm_suld_1d_i16_clamp:
4514 case Intrinsic::nvvm_suld_1d_v2i16_clamp:
4515 case Intrinsic::nvvm_suld_1d_v4i16_clamp:
4516 case Intrinsic::nvvm_suld_1d_array_i16_clamp:
4517 case Intrinsic::nvvm_suld_1d_array_v2i16_clamp:
4518 case Intrinsic::nvvm_suld_1d_array_v4i16_clamp:
4519 case Intrinsic::nvvm_suld_2d_i16_clamp:
4520 case Intrinsic::nvvm_suld_2d_v2i16_clamp:
4521 case Intrinsic::nvvm_suld_2d_v4i16_clamp:
4522 case Intrinsic::nvvm_suld_2d_array_i16_clamp:
4523 case Intrinsic::nvvm_suld_2d_array_v2i16_clamp:
4524 case Intrinsic::nvvm_suld_2d_array_v4i16_clamp:
4525 case Intrinsic::nvvm_suld_3d_i16_clamp:
4526 case Intrinsic::nvvm_suld_3d_v2i16_clamp:
4527 case Intrinsic::nvvm_suld_3d_v4i16_clamp:
4528 case Intrinsic::nvvm_suld_1d_i16_trap:
4529 case Intrinsic::nvvm_suld_1d_v2i16_trap:
4530 case Intrinsic::nvvm_suld_1d_v4i16_trap:
4531 case Intrinsic::nvvm_suld_1d_array_i16_trap:
4532 case Intrinsic::nvvm_suld_1d_array_v2i16_trap:
4533 case Intrinsic::nvvm_suld_1d_array_v4i16_trap:
4534 case Intrinsic::nvvm_suld_2d_i16_trap:
4535 case Intrinsic::nvvm_suld_2d_v2i16_trap:
4536 case Intrinsic::nvvm_suld_2d_v4i16_trap:
4537 case Intrinsic::nvvm_suld_2d_array_i16_trap:
4538 case Intrinsic::nvvm_suld_2d_array_v2i16_trap:
4539 case Intrinsic::nvvm_suld_2d_array_v4i16_trap:
4540 case Intrinsic::nvvm_suld_3d_i16_trap:
4541 case Intrinsic::nvvm_suld_3d_v2i16_trap:
4542 case Intrinsic::nvvm_suld_3d_v4i16_trap:
4543 case Intrinsic::nvvm_suld_1d_i16_zero:
4544 case Intrinsic::nvvm_suld_1d_v2i16_zero:
4545 case Intrinsic::nvvm_suld_1d_v4i16_zero:
4546 case Intrinsic::nvvm_suld_1d_array_i16_zero:
4547 case Intrinsic::nvvm_suld_1d_array_v2i16_zero:
4548 case Intrinsic::nvvm_suld_1d_array_v4i16_zero:
4549 case Intrinsic::nvvm_suld_2d_i16_zero:
4550 case Intrinsic::nvvm_suld_2d_v2i16_zero:
4551 case Intrinsic::nvvm_suld_2d_v4i16_zero:
4552 case Intrinsic::nvvm_suld_2d_array_i16_zero:
4553 case Intrinsic::nvvm_suld_2d_array_v2i16_zero:
4554 case Intrinsic::nvvm_suld_2d_array_v4i16_zero:
4555 case Intrinsic::nvvm_suld_3d_i16_zero:
4556 case Intrinsic::nvvm_suld_3d_v2i16_zero:
4557 case Intrinsic::nvvm_suld_3d_v4i16_zero:
4559 Info.memVT = MVT::i16;
4560 Info.ptrVal =
nullptr;
4563 Info.align =
Align(16);
4566 case Intrinsic::nvvm_suld_1d_i32_clamp:
4567 case Intrinsic::nvvm_suld_1d_v2i32_clamp:
4568 case Intrinsic::nvvm_suld_1d_v4i32_clamp:
4569 case Intrinsic::nvvm_suld_1d_array_i32_clamp:
4570 case Intrinsic::nvvm_suld_1d_array_v2i32_clamp:
4571 case Intrinsic::nvvm_suld_1d_array_v4i32_clamp:
4572 case Intrinsic::nvvm_suld_2d_i32_clamp:
4573 case Intrinsic::nvvm_suld_2d_v2i32_clamp:
4574 case Intrinsic::nvvm_suld_2d_v4i32_clamp:
4575 case Intrinsic::nvvm_suld_2d_array_i32_clamp:
4576 case Intrinsic::nvvm_suld_2d_array_v2i32_clamp:
4577 case Intrinsic::nvvm_suld_2d_array_v4i32_clamp:
4578 case Intrinsic::nvvm_suld_3d_i32_clamp:
4579 case Intrinsic::nvvm_suld_3d_v2i32_clamp:
4580 case Intrinsic::nvvm_suld_3d_v4i32_clamp:
4581 case Intrinsic::nvvm_suld_1d_i32_trap:
4582 case Intrinsic::nvvm_suld_1d_v2i32_trap:
4583 case Intrinsic::nvvm_suld_1d_v4i32_trap:
4584 case Intrinsic::nvvm_suld_1d_array_i32_trap:
4585 case Intrinsic::nvvm_suld_1d_array_v2i32_trap:
4586 case Intrinsic::nvvm_suld_1d_array_v4i32_trap:
4587 case Intrinsic::nvvm_suld_2d_i32_trap:
4588 case Intrinsic::nvvm_suld_2d_v2i32_trap:
4589 case Intrinsic::nvvm_suld_2d_v4i32_trap:
4590 case Intrinsic::nvvm_suld_2d_array_i32_trap:
4591 case Intrinsic::nvvm_suld_2d_array_v2i32_trap:
4592 case Intrinsic::nvvm_suld_2d_array_v4i32_trap:
4593 case Intrinsic::nvvm_suld_3d_i32_trap:
4594 case Intrinsic::nvvm_suld_3d_v2i32_trap:
4595 case Intrinsic::nvvm_suld_3d_v4i32_trap:
4596 case Intrinsic::nvvm_suld_1d_i32_zero:
4597 case Intrinsic::nvvm_suld_1d_v2i32_zero:
4598 case Intrinsic::nvvm_suld_1d_v4i32_zero:
4599 case Intrinsic::nvvm_suld_1d_array_i32_zero:
4600 case Intrinsic::nvvm_suld_1d_array_v2i32_zero:
4601 case Intrinsic::nvvm_suld_1d_array_v4i32_zero:
4602 case Intrinsic::nvvm_suld_2d_i32_zero:
4603 case Intrinsic::nvvm_suld_2d_v2i32_zero:
4604 case Intrinsic::nvvm_suld_2d_v4i32_zero:
4605 case Intrinsic::nvvm_suld_2d_array_i32_zero:
4606 case Intrinsic::nvvm_suld_2d_array_v2i32_zero:
4607 case Intrinsic::nvvm_suld_2d_array_v4i32_zero:
4608 case Intrinsic::nvvm_suld_3d_i32_zero:
4609 case Intrinsic::nvvm_suld_3d_v2i32_zero:
4610 case Intrinsic::nvvm_suld_3d_v4i32_zero:
4612 Info.memVT = MVT::i32;
4613 Info.ptrVal =
nullptr;
4616 Info.align =
Align(16);
4619 case Intrinsic::nvvm_suld_1d_i64_clamp:
4620 case Intrinsic::nvvm_suld_1d_v2i64_clamp:
4621 case Intrinsic::nvvm_suld_1d_array_i64_clamp:
4622 case Intrinsic::nvvm_suld_1d_array_v2i64_clamp:
4623 case Intrinsic::nvvm_suld_2d_i64_clamp:
4624 case Intrinsic::nvvm_suld_2d_v2i64_clamp:
4625 case Intrinsic::nvvm_suld_2d_array_i64_clamp:
4626 case Intrinsic::nvvm_suld_2d_array_v2i64_clamp:
4627 case Intrinsic::nvvm_suld_3d_i64_clamp:
4628 case Intrinsic::nvvm_suld_3d_v2i64_clamp:
4629 case Intrinsic::nvvm_suld_1d_i64_trap:
4630 case Intrinsic::nvvm_suld_1d_v2i64_trap:
4631 case Intrinsic::nvvm_suld_1d_array_i64_trap:
4632 case Intrinsic::nvvm_suld_1d_array_v2i64_trap:
4633 case Intrinsic::nvvm_suld_2d_i64_trap:
4634 case Intrinsic::nvvm_suld_2d_v2i64_trap:
4635 case Intrinsic::nvvm_suld_2d_array_i64_trap:
4636 case Intrinsic::nvvm_suld_2d_array_v2i64_trap:
4637 case Intrinsic::nvvm_suld_3d_i64_trap:
4638 case Intrinsic::nvvm_suld_3d_v2i64_trap:
4639 case Intrinsic::nvvm_suld_1d_i64_zero:
4640 case Intrinsic::nvvm_suld_1d_v2i64_zero:
4641 case Intrinsic::nvvm_suld_1d_array_i64_zero:
4642 case Intrinsic::nvvm_suld_1d_array_v2i64_zero:
4643 case Intrinsic::nvvm_suld_2d_i64_zero:
4644 case Intrinsic::nvvm_suld_2d_v2i64_zero:
4645 case Intrinsic::nvvm_suld_2d_array_i64_zero:
4646 case Intrinsic::nvvm_suld_2d_array_v2i64_zero:
4647 case Intrinsic::nvvm_suld_3d_i64_zero:
4648 case Intrinsic::nvvm_suld_3d_v2i64_zero:
4650 Info.memVT = MVT::i64;
4651 Info.ptrVal =
nullptr;
4654 Info.align =
Align(16);
4657 case Intrinsic::nvvm_tcgen05_ld_16x64b_x1:
4658 case Intrinsic::nvvm_tcgen05_ld_32x32b_x1:
4659 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x1: {
4661 Info.memVT = MVT::v1i32;
4662 Info.ptrVal =
I.getArgOperand(0);
4669 case Intrinsic::nvvm_tcgen05_ld_16x64b_x2:
4670 case Intrinsic::nvvm_tcgen05_ld_16x128b_x1:
4671 case Intrinsic::nvvm_tcgen05_ld_32x32b_x2:
4672 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x2: {
4674 Info.memVT = MVT::v2i32;
4675 Info.ptrVal =
I.getArgOperand(0);
4682 case Intrinsic::nvvm_tcgen05_ld_16x64b_x4:
4683 case Intrinsic::nvvm_tcgen05_ld_16x128b_x2:
4684 case Intrinsic::nvvm_tcgen05_ld_32x32b_x4:
4685 case Intrinsic::nvvm_tcgen05_ld_16x256b_x1:
4686 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x4: {
4688 Info.memVT = MVT::v4i32;
4689 Info.ptrVal =
I.getArgOperand(0);
4696 case Intrinsic::nvvm_tcgen05_ld_16x64b_x8:
4697 case Intrinsic::nvvm_tcgen05_ld_16x128b_x4:
4698 case Intrinsic::nvvm_tcgen05_ld_16x256b_x2:
4699 case Intrinsic::nvvm_tcgen05_ld_32x32b_x8:
4700 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x8: {
4702 Info.memVT = MVT::v8i32;
4703 Info.ptrVal =
I.getArgOperand(0);
4710 case Intrinsic::nvvm_tcgen05_ld_16x64b_x16:
4711 case Intrinsic::nvvm_tcgen05_ld_16x128b_x8:
4712 case Intrinsic::nvvm_tcgen05_ld_16x256b_x4:
4713 case Intrinsic::nvvm_tcgen05_ld_32x32b_x16:
4714 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x16: {
4716 Info.memVT = MVT::v16i32;
4717 Info.ptrVal =
I.getArgOperand(0);
4724 case Intrinsic::nvvm_tcgen05_ld_16x64b_x32:
4725 case Intrinsic::nvvm_tcgen05_ld_16x128b_x16:
4726 case Intrinsic::nvvm_tcgen05_ld_16x256b_x8:
4727 case Intrinsic::nvvm_tcgen05_ld_32x32b_x32:
4728 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x32: {
4730 Info.memVT = MVT::v32i32;
4731 Info.ptrVal =
I.getArgOperand(0);
4738 case Intrinsic::nvvm_tcgen05_ld_16x64b_x64:
4739 case Intrinsic::nvvm_tcgen05_ld_16x128b_x32:
4740 case Intrinsic::nvvm_tcgen05_ld_16x256b_x16:
4741 case Intrinsic::nvvm_tcgen05_ld_32x32b_x64:
4742 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x64: {
4744 Info.memVT = MVT::v64i32;
4745 Info.ptrVal =
I.getArgOperand(0);
4752 case Intrinsic::nvvm_tcgen05_ld_16x64b_x128:
4753 case Intrinsic::nvvm_tcgen05_ld_16x128b_x64:
4754 case Intrinsic::nvvm_tcgen05_ld_16x256b_x32:
4755 case Intrinsic::nvvm_tcgen05_ld_32x32b_x128:
4756 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x128: {
4758 Info.memVT = MVT::v128i32;
4759 Info.ptrVal =
I.getArgOperand(0);
4766 case Intrinsic::nvvm_tcgen05_st_16x64b_x1:
4767 case Intrinsic::nvvm_tcgen05_st_32x32b_x1:
4768 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x1: {
4770 Info.memVT = MVT::i32;
4771 Info.ptrVal =
I.getArgOperand(0);
4778 case Intrinsic::nvvm_tcgen05_st_16x64b_x2:
4779 case Intrinsic::nvvm_tcgen05_st_16x128b_x1:
4780 case Intrinsic::nvvm_tcgen05_st_32x32b_x2:
4781 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x2: {
4783 Info.memVT = MVT::v2i32;
4784 Info.ptrVal =
I.getArgOperand(0);
4791 case Intrinsic::nvvm_tcgen05_st_16x64b_x4:
4792 case Intrinsic::nvvm_tcgen05_st_16x128b_x2:
4793 case Intrinsic::nvvm_tcgen05_st_16x256b_x1:
4794 case Intrinsic::nvvm_tcgen05_st_32x32b_x4:
4795 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x4: {
4797 Info.memVT = MVT::v4i32;
4798 Info.ptrVal =
I.getArgOperand(0);
4805 case Intrinsic::nvvm_tcgen05_st_16x64b_x8:
4806 case Intrinsic::nvvm_tcgen05_st_16x128b_x4:
4807 case Intrinsic::nvvm_tcgen05_st_16x256b_x2:
4808 case Intrinsic::nvvm_tcgen05_st_32x32b_x8:
4809 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x8: {
4811 Info.memVT = MVT::v8i32;
4812 Info.ptrVal =
I.getArgOperand(0);
4819 case Intrinsic::nvvm_tcgen05_st_16x64b_x16:
4820 case Intrinsic::nvvm_tcgen05_st_16x128b_x8:
4821 case Intrinsic::nvvm_tcgen05_st_16x256b_x4:
4822 case Intrinsic::nvvm_tcgen05_st_32x32b_x16:
4823 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x16: {
4825 Info.memVT = MVT::v16i32;
4826 Info.ptrVal =
I.getArgOperand(0);
4833 case Intrinsic::nvvm_tcgen05_st_16x64b_x32:
4834 case Intrinsic::nvvm_tcgen05_st_16x128b_x16:
4835 case Intrinsic::nvvm_tcgen05_st_16x256b_x8:
4836 case Intrinsic::nvvm_tcgen05_st_32x32b_x32:
4837 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x32: {
4839 Info.memVT = MVT::v32i32;
4840 Info.ptrVal =
I.getArgOperand(0);
4847 case Intrinsic::nvvm_tcgen05_st_16x64b_x64:
4848 case Intrinsic::nvvm_tcgen05_st_16x128b_x32:
4849 case Intrinsic::nvvm_tcgen05_st_16x256b_x16:
4850 case Intrinsic::nvvm_tcgen05_st_32x32b_x64:
4851 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x64: {
4853 Info.memVT = MVT::v64i32;
4854 Info.ptrVal =
I.getArgOperand(0);
4861 case Intrinsic::nvvm_tcgen05_st_16x64b_x128:
4862 case Intrinsic::nvvm_tcgen05_st_16x128b_x64:
4863 case Intrinsic::nvvm_tcgen05_st_16x256b_x32:
4864 case Intrinsic::nvvm_tcgen05_st_32x32b_x128:
4865 case Intrinsic::nvvm_tcgen05_st_16x32bx2_x128: {
4867 Info.memVT = MVT::v128i32;
4868 Info.ptrVal =
I.getArgOperand(0);
4874 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg1:
4875 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg1:
4876 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg1:
4877 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg1:
4878 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1:
4879 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1:
4880 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg1_ashift:
4882 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg1_ashift:
4883 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1:
4884 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1:
4885 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg1_ashift:
4887 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg1_ashift: {
4890 Info.memVT = MVT::v4i32;
4891 Info.ptrVal =
I.getArgOperand(0);
4894 Info.align =
Align(16);
4898 case Intrinsic::nvvm_tcgen05_mma_shared_disable_output_lane_cg2:
4899 case Intrinsic::nvvm_tcgen05_mma_shared_scale_d_disable_output_lane_cg2:
4900 case Intrinsic::nvvm_tcgen05_mma_sp_shared_disable_output_lane_cg2:
4901 case Intrinsic::nvvm_tcgen05_mma_sp_shared_scale_d_disable_output_lane_cg2:
4902 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2:
4903 case Intrinsic::nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2:
4904 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2:
4905 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2:
4906 case Intrinsic::nvvm_tcgen05_mma_tensor_disable_output_lane_cg2_ashift:
4908 nvvm_tcgen05_mma_tensor_scale_d_disable_output_lane_cg2_ashift:
4909 case Intrinsic::nvvm_tcgen05_mma_sp_tensor_disable_output_lane_cg2_ashift:
4911 nvvm_tcgen05_mma_sp_tensor_scale_d_disable_output_lane_cg2_ashift: {
4914 Info.memVT = MVT::v8i32;
4915 Info.ptrVal =
I.getArgOperand(0);
4918 Info.align =
Align(16);
4936 const Align ABITypeAlign = std::min(
Align(128),
DL.getABITypeAlign(ArgTy));
4941 if (!
F || !
F->hasLocalLinkage() ||
4942 F->hasAddressTaken(
nullptr,
4946 return ABITypeAlign;
4949 return std::max(
Align(16), ABITypeAlign);
4956 Align ArgAlign = InitialAlign;
4971 ArgAlign = std::max(ArgAlign,
Align(4));
4981 std::string ParamName;
4986 ParamStr <<
"_vararg";
4988 ParamStr <<
"_param_" << Idx;
5040 if (Constraint.
size() == 1) {
5041 switch (Constraint[0]) {
5060std::pair<unsigned, const TargetRegisterClass *>
5064 if (Constraint.
size() == 1) {
5065 switch (Constraint[0]) {
5067 return std::make_pair(0U, &NVPTX::B1RegClass);
5070 return std::make_pair(0U, &NVPTX::B16RegClass);
5073 return std::make_pair(0U, &NVPTX::B32RegClass);
5077 return std::make_pair(0U, &NVPTX::B64RegClass);
5079 if (STI.getSmVersion() < 70)
5081 "supported for sm_70 and higher!");
5082 return std::make_pair(0U, &NVPTX::B128RegClass);
5112 return Const && Const->getZExtValue() == 0;
5144 if (M->getOpcode() !=
ISD::MUL || !M.getNode()->hasOneUse())
5152 ((ZeroOpNum == 1) ? N1 : MAD),
5153 ((ZeroOpNum == 1) ? MAD : N1));
5168 (
N->getFlags().hasAllowContract() &&
5181 int nonAddCount = 0;
5190 int orderNo =
N->getIROrder();
5196 if (orderNo - orderNo2 < 500)
5202 bool opIsLive =
false;
5211 int orderNo3 =
User->getIROrder();
5212 if (orderNo3 > orderNo) {
5220 int orderNo3 =
User->getIROrder();
5221 if (orderNo3 > orderNo) {
5256 EVT ElementVT =
N->getValueType(0);
5267 if (U.getValueType() == MVT::Glue || U.getValueType() == MVT::Other)
5269 if (U.getUser()->getOpcode() == ISD::EXTRACT_VECTOR_ELT) {
5270 if (N->getOpcode() != ISD::LOAD)
5287 return !U.getUser()->use_empty();
5301 unsigned OldNumOutputs;
5302 switch (
LD->getOpcode()) {
5309 Operands.push_back(DCI.DAG.getIntPtrConstant(
5319 if (ElementVT != MVT::v2f32)
5330 const unsigned NewNumOutputs = OldNumOutputs * 2;
5333 NewVTs.append(
LD->value_begin() + OldNumOutputs,
LD->value_end());
5336 SDValue NewLoad = DCI.DAG.getMemIntrinsicNode(
5337 Opcode,
DL, DCI.DAG.getVTList(NewVTs),
Operands,
LD->getMemoryVT(),
5338 LD->getMemOperand());
5344 for (
unsigned I :
seq(OldNumOutputs))
5345 Results.push_back(DCI.DAG.getBuildVector(
5346 ElementVT,
DL, {NewLoad.getValue(I * 2), NewLoad.getValue(I * 2 + 1)}));
5351 return DCI.DAG.getMergeValues(
Results,
DL);
5366 unsigned Front,
unsigned Back) {
5373 EVT ElementVT =
N->getOperand(Front).getValueType();
5383 switch (
N->getOpcode()) {
5396 if (ElementVT != MVT::v2f32)
5410 for (
SDValue BV :
N->ops().drop_front(Front).drop_back(Back)) {
5416 if (!BV.hasOneUse())
5423 if (
Op.getOpcode() == ISD::BITCAST)
5424 Op =
Op.getOperand(0);
5428 Op->getOperand(0).getValueType() == MVT::i32)
5435 Operands.append({BV.getOperand(0), BV.getOperand(1)});
5437 Operands.append(
N->op_end() - Back,
N->op_end());
5441 ST->getMemoryVT(), ST->getMemOperand());
5452 if (!ST->getValue().getValueType().isSimple())
5465 if (!
N->getValueType(0).isSimple())
5485 if (VT.
isVector() || VT != MVT::i32)
5505 if (VT.
isVector() || !(VT == MVT::f32 || VT == MVT::f64))
5518 switch (MinMax2Opcode) {
5520 case ISD::FMAXIMUMNUM:
5523 case ISD::FMINIMUMNUM:
5538 unsigned PTXVersion,
unsigned SmVersion) {
5541 EVT VT =
N->getValueType(0);
5542 if (VT != MVT::f32 || PTXVersion < 88 || SmVersion < 100)
5547 unsigned MinMaxOp2 =
N->getOpcode();
5577 EVT VT =
N->getValueType(0);
5581 const SDValue &Num =
N->getOperand(0);
5582 const SDValue &Den =
N->getOperand(1);
5585 if (U->getOpcode() == DivOpc && U->getOperand(0) == Num &&
5604 if (!
Op.hasOneUse())
5606 EVT ToVT =
N->getValueType(0);
5607 EVT FromVT =
Op.getValueType();
5608 if (!((ToVT == MVT::i32 && FromVT == MVT::i16) ||
5609 (ToVT == MVT::i64 && FromVT == MVT::i32)))
5616 unsigned ExtOpcode =
N->getOpcode();
5617 unsigned Opcode = 0;
5626 const auto ShiftAmt =
Op.getConstantOperandVal(1);
5649 EVT OrigVT =
Op.getOperand(0).getValueType();
5655 EVT OrigVT =
Op.getOperand(0).getValueType();
5682 IsSigned = (LHSSign ==
Signed);
5686 const APInt &Val = CI->getAPIntValue();
5688 return Val.
isIntN(OptSize);
5697 return LHSSign == RHSSign;
5707 EVT MulType =
N->getValueType(0);
5708 if (MulType != MVT::i32 && MulType != MVT::i64) {
5748 if (MulType == MVT::i32) {
5749 DemotedVT = MVT::i16;
5751 DemotedVT = MVT::i32;
5773 return Const && Const->getZExtValue() == 1;
5781 return Add->getOperand(1);
5784 return Add->getOperand(0);
5825 (ConstOpNo == 1) ?
X : NewMul,
5826 (ConstOpNo == 1) ? NewMul :
X);
5837 if (VT != MVT::i16 && VT != MVT::i32 && VT != MVT::i64)
5887 unsigned int SmVersion) {
5888 EVT CCType =
N->getValueType(0);
5892 EVT AType =
A.getValueType();
5893 if (!(CCType == MVT::v2i1 && (AType == MVT::v2f16 || AType == MVT::v2bf16)))
5896 if (
A.getValueType() == MVT::v2bf16 && SmVersion < 90)
5907 DL, DCI.
DAG.
getVTList(MVT::i1, MVT::i1), {A, B, N->getOperand(2)});
5935 if (!(VectorBits == 16 || VectorBits == 32 || VectorBits == 64))
5940 if (!Index || Index->getZExtValue() == 0)
5955 if (EltVT != EltIVT)
5956 Result = DCI.
DAG.
getNode(ISD::BITCAST,
DL, EltVT, Result);
5958 if (EltVT !=
N->getValueType(0))
5968 if (VectorVT != MVT::v4i8)
5979 for (
int I = 0;
I < 4; ++
I) {
5998 auto VT =
N->getValueType(0);
6005 auto Op0 =
N->getOperand(0);
6006 auto Op1 =
N->getOperand(1);
6013 std::pair<SDValue *, uint64_t *> OpData[2] = {{&Op0, &Op0Bytes},
6019 for (
auto &[
Op, OpBytes] : OpData) {
6021 if (
Op->getOpcode() == ISD::BITCAST)
6022 *
Op =
Op->getOperand(0);
6025 Op->getOperand(0).getValueType() == MVT::i32))
6030 if (!
Op->hasOneUse())
6033 *
Op =
Op->getOperand(0);
6041 assert((*OpBytes == 0x10 || *OpBytes == 0x54) &&
6042 "PRMT selector values out of range");
6044 *
Op =
Op->getOperand(0);
6050 auto &DAG = DCI.
DAG;
6054 (Op1Bytes << 8) | Op0Bytes,
DL, DAG);
6063 assert(ASCN2->getDestAddressSpace() == ASCN1->getSrcAddressSpace());
6066 if (ASCN1->getDestAddressSpace() == ASCN2->getSrcAddressSpace())
6067 return ASCN2->getOperand(0);
6085 const auto GetSelector = [](
unsigned S0,
unsigned S1,
unsigned S2,
6087 return APInt(32, S0 | (
S1 << 4) | (S2 << 8) | (S3 << 12));
6092 return GetSelector(V, V + 1, V + 2, V + 3);
6094 return GetSelector(V, (V - 1) & 7, (V - 2) & 7, (V - 3) & 7);
6096 return GetSelector(V, V, V, V);
6098 return GetSelector(V, std::max(V, 1U), std::max(V, 2U), 3U);
6100 return GetSelector(0, std::min(V, 1U), std::min(V, 2U), V);
6102 unsigned V1 = (V & 1) << 1;
6103 return GetSelector(V1, V1 + 1, V1, V1 + 1);
6111 assert(
A.getBitWidth() == 32 &&
B.getBitWidth() == 32 &&
6112 Selector.
getBitWidth() == 32 &&
"PRMT must have i32 operands");
6116 APInt Result(32, 0);
6121 APInt Byte = BitField.extractBits(8, Idx * 8);
6123 Byte = Byte.ashr(8);
6124 Result.insertBits(Byte,
I * 8);
6139 N->getConstantOperandAPInt(1),
6140 N->getConstantOperandAPInt(2),
6141 N->getConstantOperandVal(3)),
6142 SDLoc(
N),
N->getValueType(0));
6157 switch (R.getOpcode()) {
6162 case ISD::BITCAST: {
6189 for (
auto &
Op : R->ops()) {
6203 R.getValueType(), V, R.getOperand(1));
6219 if (
Reg.getOpcode() != ISD::LOAD) {
6228 DAGCombinerInfo &DCI)
const {
6230 switch (
N->getOpcode()) {
6235 case ISD::ADDRSPACECAST:
6250 case ISD::FMAXIMUMNUM:
6251 case ISD::FMINIMUMNUM:
6253 STI.getSmVersion());
6286 EVT ToVT =
Op->getValueType(0);
6287 if (ToVT != MVT::v2i8) {
6306 bool hasOffset =
false) {
6308 EVT ResVT =
N->getValueType(0);
6316 for (
unsigned i = 0; i < NumElts; ++i)
6327 Ops.push_back(
N->getOperand(3));
6328 Ops.push_back(
N->getOperand(4));
6330 Ops.push_back(
N->getOperand(3));
6339 for (
unsigned i = 0; i < NumElts; ++i) {
6346 Results.push_back(BuildVector);
6361 case Intrinsic::nvvm_ldu_global_i:
6362 case Intrinsic::nvvm_ldu_global_f:
6363 case Intrinsic::nvvm_ldu_global_p: {
6364 EVT ResVT =
N->getValueType(0);
6376 bool NeedTrunc =
false;
6382 unsigned Opcode = 0;
6390 LdResVTs = DAG.
getVTList(EltVT, EltVT, MVT::Other);
6394 EVT ListVTs[] = { EltVT, EltVT, EltVT, EltVT, MVT::Other };
6407 OtherOps.
append(
N->op_begin() + 2,
N->op_end());
6417 for (
unsigned i = 0; i < NumElts; ++i) {
6435 "Custom handling of non-i8 ldu/ldg?");
6458 case Intrinsic::nvvm_tcgen05_ld_16x64b_x2:
6459 case Intrinsic::nvvm_tcgen05_ld_16x64b_x4:
6460 case Intrinsic::nvvm_tcgen05_ld_16x64b_x8:
6461 case Intrinsic::nvvm_tcgen05_ld_16x64b_x16:
6462 case Intrinsic::nvvm_tcgen05_ld_16x64b_x32:
6463 case Intrinsic::nvvm_tcgen05_ld_16x64b_x64:
6464 case Intrinsic::nvvm_tcgen05_ld_16x64b_x128:
6465 case Intrinsic::nvvm_tcgen05_ld_32x32b_x2:
6466 case Intrinsic::nvvm_tcgen05_ld_32x32b_x4:
6467 case Intrinsic::nvvm_tcgen05_ld_32x32b_x8:
6468 case Intrinsic::nvvm_tcgen05_ld_32x32b_x16:
6469 case Intrinsic::nvvm_tcgen05_ld_32x32b_x32:
6470 case Intrinsic::nvvm_tcgen05_ld_32x32b_x64:
6471 case Intrinsic::nvvm_tcgen05_ld_32x32b_x128:
6472 case Intrinsic::nvvm_tcgen05_ld_16x128b_x1:
6473 case Intrinsic::nvvm_tcgen05_ld_16x128b_x2:
6474 case Intrinsic::nvvm_tcgen05_ld_16x128b_x4:
6475 case Intrinsic::nvvm_tcgen05_ld_16x128b_x8:
6476 case Intrinsic::nvvm_tcgen05_ld_16x128b_x16:
6477 case Intrinsic::nvvm_tcgen05_ld_16x128b_x32:
6478 case Intrinsic::nvvm_tcgen05_ld_16x128b_x64:
6479 case Intrinsic::nvvm_tcgen05_ld_16x256b_x1:
6480 case Intrinsic::nvvm_tcgen05_ld_16x256b_x2:
6481 case Intrinsic::nvvm_tcgen05_ld_16x256b_x4:
6482 case Intrinsic::nvvm_tcgen05_ld_16x256b_x8:
6483 case Intrinsic::nvvm_tcgen05_ld_16x256b_x16:
6484 case Intrinsic::nvvm_tcgen05_ld_16x256b_x32:
6487 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x2:
6488 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x4:
6489 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x8:
6490 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x16:
6491 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x32:
6492 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x64:
6493 case Intrinsic::nvvm_tcgen05_ld_16x32bx2_x128:
6507 assert(
Reg.getValueType() == MVT::i128 &&
6508 "Custom lowering for CopyFromReg with 128-bit reg only");
6510 N->getValueType(2)};
6541 assert(
N->getValueType(0) == MVT::i128 &&
6542 "Custom lowering for atomic128 only supports i128");
6550 "Support for b128 atomics introduced in PTX ISA version 8.3 and "
6551 "requires target sm_90.",
6562 for (
const auto &
Op : AN->
ops().drop_front(2)) {
6570 unsigned Opcode =
N->getOpcode() == ISD::ATOMIC_SWAP
6577 {Result.getValue(0), Result.getValue(1)}));
6578 Results.push_back(Result.getValue(2));
6581void NVPTXTargetLowering::ReplaceNodeResults(
6583 switch (
N->getOpcode()) {
6601 case ISD::ATOMIC_CMP_SWAP:
6602 case ISD::ATOMIC_SWAP:
6614 if (Ty->isHalfTy() && STI.getSmVersion() >= 70 &&
6615 STI.getPTXVersion() >= 63)
6617 if (Ty->isBFloatTy() && STI.getSmVersion() >= 90 &&
6618 STI.getPTXVersion() >= 78)
6620 if (Ty->isFloatTy())
6622 if (Ty->isDoubleTy() && STI.hasAtomAddF64())
6628 assert(Ty->isIntegerTy() &&
"Ty should be integer at this point");
6648 if (STI.hasAtomBitwise64())
6669 if (STI.hasAtomMinMax64())
6708 STI.getMinCmpXchgSizeInBits() ||
6715 bool BitwidthSupportedAndIsSeqCst =
6718 STI.getMinCmpXchgSizeInBits();
6755 CASWidth < STI.getMinCmpXchgSizeInBits()))
6778 case ISD::VP_FP_TO_UINT:
6780 return ISD::VP_FP_TO_SINT;
6801 unsigned Mode =
Op.getConstantOperandVal(3);
6811 "PRMT must have i32 operands");
6820 KnownBits Byte = BitField.extractBits(8, Idx * 8);
6831 auto ExtType = LD->getConstantOperandVal(LD->getNumOperands() - 1);
6836 auto DestVT = LD->getValueType(0);
6837 if (DestVT.isVector())
6850 switch (
Op.getOpcode()) {
6877 APInt &Src = Idx < 4 ? DemandedLHS : DemandedRHS;
6878 unsigned ByteStart = (Idx % 4) * 8;
6880 Src.
setBit(ByteStart + 7);
6882 Src.setBits(ByteStart, ByteStart + 8);
6885 return {DemandedLHS, DemandedRHS};
6904 SDValue Op0 = PRMT.getOperand(0);
6905 SDValue Op1 = PRMT.getOperand(1);
6910 unsigned Mode = PRMT.getConstantOperandVal(3);
6915 const unsigned LeadingBytes =
DemandedBits.countLeadingZeros() / 8;
6916 const unsigned SelBits = (4 - LeadingBytes) * 4;
6917 if (Selector.
getLoBits(SelBits) ==
APInt(32, 0x3210).getLoBits(SelBits))
6919 if (Selector.
getLoBits(SelBits) ==
APInt(32, 0x7654).getLoBits(SelBits))
6932 if ((DemandedOp0 && DemandedOp0 != Op0) ||
6933 (DemandedOp1 && DemandedOp1 != Op1)) {
6934 Op0 = DemandedOp0 ? DemandedOp0 : Op0;
6935 Op1 = DemandedOp1 ? DemandedOp1 : Op1;
6947 switch (
Op.getOpcode()) {
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
AMDGPU Register Bank Select
This file declares a class to represent arbitrary precision floating point values and provide a varie...
This file implements a class to represent arbitrary precision integral constant values and operations...
static SDValue PerformADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
PerformADDCombineWithOperands - Try DAG combinations for an ADD with operands N0 and N1.
static SDValue PerformADDCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
PerformADDCombine - Target-specific dag combine xforms for ISD::ADD.
static SDValue PerformVSELECTCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
static SDValue PerformMULCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
static SDValue PerformFADDCombine(SDNode *N, SelectionDAG &DAG, const ARMSubtarget *Subtarget)
static SDValue PerformBUILD_VECTORCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const ARMSubtarget *Subtarget)
PerformBUILD_VECTORCombine - Target-specific dag combine xforms for ISD::BUILD_VECTOR.
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
Function Alias Analysis Results
Atomic ordering constants.
This file contains the simple types necessary to represent the attributes associated with functions a...
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
#define clEnumValN(ENUMVAL, FLAGNAME, DESC)
#define LLVM_FALLTHROUGH
LLVM_FALLTHROUGH - Mark fallthrough cases in switch statements.
This file contains the declarations for the subclasses of Constant, which represent the different fla...
This file contains the declarations of entities that describe floating point environment and related ...
Module.h This file contains the declarations for the Module class.
const AbstractManglingParser< Derived, Alloc >::OperatorInfo AbstractManglingParser< Derived, Alloc >::Ops[]
mir Rename Register Operands
static DebugLoc getDebugLoc(MachineBasicBlock::instr_iterator FirstMI, MachineBasicBlock::instr_iterator LastMI)
Return the first found DebugLoc that has a DILocation, given a range of instructions.
Register const TargetRegisterInfo * TRI
NVPTX address space definition.
static bool shouldConvertToIndirectCall(const CallBase *CB, const GlobalAddressSDNode *Func)
static SDValue combineADDRSPACECAST(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
static cl::opt< bool > sched4reg("nvptx-sched4reg", cl::desc("NVPTX Specific: schedule for register pressue"), cl::init(false))
static SDValue PerformEXTRACTCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
static cl::opt< NVPTX::DivPrecisionLevel > UsePrecDivF32("nvptx-prec-divf32", cl::Hidden, cl::desc("NVPTX Specific: Override the precision of the lowering for f32 fdiv"), cl::values(clEnumValN(NVPTX::DivPrecisionLevel::Approx, "0", "Use div.approx"), clEnumValN(NVPTX::DivPrecisionLevel::Full, "1", "Use div.full"), clEnumValN(NVPTX::DivPrecisionLevel::IEEE754, "2", "Use IEEE Compliant F32 div.rnd if available (default)"), clEnumValN(NVPTX::DivPrecisionLevel::IEEE754_NoFTZ, "3", "Use IEEE Compliant F32 div.rnd if available, no FTZ")), cl::init(NVPTX::DivPrecisionLevel::IEEE754))
static bool isConstOne(const SDValue &Operand)
static cl::opt< unsigned > FMAContractLevelOpt("nvptx-fma-level", cl::Hidden, cl::desc("NVPTX Specific: FMA contraction (0: don't do it" " 1: do it 2: do it aggressively"), cl::init(2))
static bool IsPTXVectorType(MVT VT)
static void ReplaceTcgen05Ld(SDNode *N, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results, bool hasOffset=false)
static SDValue lowerLOADi1(LoadSDNode *LD, SelectionDAG &DAG)
static MachinePointerInfo refinePtrAS(SDValue &Ptr, SelectionDAG &DAG, const DataLayout &DL, const TargetLowering &TL)
static SDValue lowerROT(SDValue Op, SelectionDAG &DAG)
static void ComputePTXValueVTs(const TargetLowering &TLI, const DataLayout &DL, LLVMContext &Ctx, CallingConv::ID CallConv, Type *Ty, SmallVectorImpl< EVT > &ValueVTs, SmallVectorImpl< uint64_t > &Offsets, uint64_t StartingOffset=0)
ComputePTXValueVTs - For the given Type Ty, returns the set of primitive legal-ish MVTs that compose ...
static void ReplaceBITCAST(SDNode *Node, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results)
static void replaceAtomicSwap128(SDNode *N, SelectionDAG &DAG, const NVPTXSubtarget &STI, SmallVectorImpl< SDValue > &Results)
static SDValue lowerSTOREVector(SDValue Op, SelectionDAG &DAG, const NVPTXSubtarget &STI)
static SDValue lowerLoadVector(SDNode *N, SelectionDAG &DAG, const NVPTXSubtarget &STI)
static void replaceProxyReg(SDNode *N, SelectionDAG &DAG, const TargetLowering &TLI, SmallVectorImpl< SDValue > &Results)
static void ReplaceCopyFromReg_128(SDNode *N, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results)
static SDValue lowerCTLZCTPOP(SDValue Op, SelectionDAG &DAG)
static SDValue combineMADConstOne(SDValue X, SDValue Add, EVT VT, SDLoc DL, TargetLowering::DAGCombinerInfo &DCI)
static SDValue combinePRMT(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue combinePackingMovIntoStore(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, unsigned Front, unsigned Back)
Fold packing movs into a store.
static void ReplaceINTRINSIC_W_CHAIN(SDNode *N, SelectionDAG &DAG, SmallVectorImpl< SDValue > &Results)
static SDValue getBuildVectorizedValue(unsigned N, const SDLoc &dl, SelectionDAG &DAG, T GetElement)
static SDValue getExtractVectorizedValue(SDValue V, unsigned I, EVT VT, const SDLoc &dl, SelectionDAG &DAG)
static NVPTXISD::NodeType getMinMax3Opcode(unsigned MinMax2Opcode)
Get 3-input version of a 2-input min/max opcode.
static unsigned canMergeParamLoadStoresStartingAt(unsigned Idx, uint32_t AccessSize, const SmallVectorImpl< EVT > &ValueVTs, const SmallVectorImpl< T > &Offsets, Align ParamAlignment)
static EVT getVectorizedVT(EVT VT, unsigned N, LLVMContext &C)
static SDValue lowerIntrinsicWOChain(SDValue Op, SelectionDAG &DAG)
static SDValue PerformFMinMaxCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, unsigned PTXVersion, unsigned SmVersion)
PerformFMinMaxCombine - Combine (fmaxnum (fmaxnum a, b), c) into (fmaxnum3 a, b, c).
static SDValue combineMulWide(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue PerformFADDCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static bool isConstZero(const SDValue &Operand)
static SDValue LowerVectorArith(SDValue Op, SelectionDAG &DAG)
static SDValue LowerTcgen05MMADisableOutputLane(SDValue Op, SelectionDAG &DAG)
static bool IsMulWideOperandDemotable(SDValue Op, unsigned OptSize, OperandSignedness &S)
IsMulWideOperandDemotable - Checks if the provided DAG node is an operand that can be demoted to OptS...
static unsigned getTcgen05MMADisableOutputLane(unsigned IID)
static std::pair< APInt, APInt > getPRMTDemandedBits(const APInt &SelectorVal, const APInt &DemandedBits)
static APInt computePRMT(APInt A, APInt B, APInt Selector, unsigned Mode)
static ISD::NodeType getScalarOpcodeForReduction(unsigned ReductionOpcode)
static SDValue PerformREMCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
static SDValue PerformMULCombineWithOperands(SDNode *N, SDValue N0, SDValue N1, TargetLowering::DAGCombinerInfo &DCI)
static void computeKnownBitsForPRMT(const SDValue Op, KnownBits &Known, const SelectionDAG &DAG, unsigned Depth)
static SDValue combineUnpackingMovIntoLoad(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
Fold unpacking movs into a load by increasing the number of return values.
static SDValue LowerClusterLaunchControlQueryCancel(SDValue Op, SelectionDAG &DAG)
static std::optional< NVPTXISD::NodeType > getScalar3OpcodeForReduction(unsigned ReductionOpcode)
Get 3-input scalar reduction opcode.
static std::optional< std::pair< SDValue, SDValue > > replaceLoadVector(SDNode *N, SelectionDAG &DAG, const NVPTXSubtarget &STI)
replaceLoadVector - Convert vector loads into multi-output scalar loads.
static SDValue expandFSH64(SDValue A, SDValue B, SDValue ShiftAmount, SDLoc DL, unsigned Opcode, SelectionDAG &DAG)
static bool AreMulWideOperandsDemotable(SDValue LHS, SDValue RHS, unsigned OptSize, bool &IsSigned)
AreMulWideOperandsDemotable - Checks if the given LHS and RHS operands can be demoted to OptSize bits...
static SDValue TryMULWIDECombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
TryMULWIDECombine - Attempt to replace a multiply of M bits with a multiply of M/2 bits that produces...
static SDValue lowerPrmtIntrinsic(SDValue Op, SelectionDAG &DAG)
static SDValue LowerTcgen05St(SDValue Op, SelectionDAG &DAG)
static SDValue combineMulSelectConstOne(SDValue X, SDValue Select, EVT VT, SDLoc DL, TargetLowering::DAGCombinerInfo &DCI)
static SDValue buildTreeReduction(const SmallVector< SDValue > &Elements, EVT EltTy, ArrayRef< std::pair< unsigned, unsigned > > Ops, const SDLoc &DL, const SDNodeFlags Flags, SelectionDAG &DAG)
Reduces the elements using the scalar operations provided.
static SDValue combineProxyReg(SDNode *N, TargetLowering::DAGCombinerInfo &DCI)
static SmallVector< unsigned, 16 > VectorizePTXValueVTs(const SmallVectorImpl< EVT > &ValueVTs, const SmallVectorImpl< T > &Offsets, Align ParamAlignment, bool IsVAArg=false)
static SDValue getPRMT(SDValue A, SDValue B, SDValue Selector, SDLoc DL, SelectionDAG &DAG, unsigned Mode=NVPTX::PTXPrmtMode::NONE)
static SDValue matchMADConstOnePattern(SDValue Add)
static SDValue LowerIntrinsicVoid(SDValue Op, SelectionDAG &DAG)
static SDValue correctParamType(SDValue V, EVT ExpectedVT, ISD::ArgFlagsTy Flags, SelectionDAG &DAG, SDLoc dl)
static ISD::NodeType getExtOpcode(const ISD::ArgFlagsTy &Flags)
static cl::opt< bool > UsePrecSqrtF32("nvptx-prec-sqrtf32", cl::Hidden, cl::desc("NVPTX Specific: 0 use sqrt.approx, 1 use sqrt.rn."), cl::init(true))
static void computeKnownBitsForLoadV(const SDValue Op, KnownBits &Known)
static APInt getPRMTSelector(const APInt &Selector, unsigned Mode)
static EVT promoteScalarIntegerPTX(const EVT VT)
PromoteScalarIntegerPTX Used to make sure the arguments/returns are suitable for passing and promote ...
static SDValue simplifyDemandedBitsForPRMT(SDValue PRMT, const APInt &DemandedBits, SelectionDAG &DAG, const TargetLowering &TLI, unsigned Depth)
static SDValue lowerFREM(SDValue Op, SelectionDAG &DAG)
static SDValue canonicalizePRMTInput(SDValue Op, SelectionDAG &DAG)
static SDValue sinkProxyReg(SDValue R, SDValue Chain, TargetLowering::DAGCombinerInfo &DCI)
static SDValue lowerFSH(SDValue Op, SelectionDAG &DAG)
static SDValue PromoteBinOpToF32(SDNode *N, SelectionDAG &DAG)
static SDValue PerformSETCCCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, unsigned int SmVersion)
static std::optional< std::pair< unsigned int, MVT > > getVectorLoweringShape(EVT VectorEVT, const NVPTXSubtarget &STI, unsigned AddressSpace)
static cl::opt< bool > ForceMinByValParamAlign("nvptx-force-min-byval-param-align", cl::Hidden, cl::desc("NVPTX Specific: force 4-byte minimal alignment for byval" " params of device functions."), cl::init(false))
static cl::opt< bool > UseApproxLog2F32("nvptx-approx-log2f32", cl::desc("NVPTX Specific: whether to use lg2.approx for log2"), cl::init(false))
Whereas CUDA's implementation (see libdevice) uses ex2.approx for exp2(), it does NOT use lg2....
static SDValue lowerSELECT(SDValue Op, SelectionDAG &DAG)
static SDValue combineLOAD(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const NVPTXSubtarget &STI)
static SDValue combineSTORE(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, const NVPTXSubtarget &STI)
static SDValue PerformSHLCombine(SDNode *N, TargetLowering::DAGCombinerInfo &DCI, CodeGenOptLevel OptLevel)
PerformSHLCombine - Runs PTX-specific DAG combine patterns on SHL nodes.
MachineInstr unsigned OpIdx
const SmallVectorImpl< MachineOperand > & Cond
static cl::opt< RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode > Mode("regalloc-enable-advisor", cl::Hidden, cl::init(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Default), cl::desc("Enable regalloc advisor mode"), cl::values(clEnumValN(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Default, "default", "Default"), clEnumValN(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Release, "release", "precompiled"), clEnumValN(RegAllocEvictionAdvisorAnalysisLegacy::AdvisorMode::Development, "development", "for training")))
This file defines the SmallVector class.
static TableGen::Emitter::Opt Y("gen-skeleton-entry", EmitSkeleton, "Generate example skeleton entry")
static TableGen::Emitter::OptClass< SkeletonEmitter > X("gen-skeleton-class", "Generate example skeleton class")
This file describes how to lower LLVM code to machine code.
static APFloat getInf(const fltSemantics &Sem, bool Negative=false)
Factory for Positive and Negative Infinity.
Class for arbitrary precision integers.
LLVM_ABI APInt getLoBits(unsigned numBits) const
Compute an APInt containing numBits lowbits from this APInt.
uint64_t getZExtValue() const
Get zero extended value.
void setHighBits(unsigned hiBits)
Set the top hiBits bits.
LLVM_ABI APInt getHiBits(unsigned numBits) const
Compute an APInt containing numBits highbits from this APInt.
LLVM_ABI APInt trunc(unsigned width) const
Truncate to new width.
void setBit(unsigned BitPosition)
Set the given bit to 1 whose position is given as "bitPosition".
unsigned getBitWidth() const
Return the number of bits in the APInt.
bool isSignedIntN(unsigned N) const
Check if this APInt has an N-bits signed integer value.
bool slt(const APInt &RHS) const
Signed less than comparison.
LLVM_ABI APInt extractBits(unsigned numBits, unsigned bitPosition) const
Return an APInt with the extracted bits [bitPosition,bitPosition+numBits).
bool isIntN(unsigned N) const
Check if this APInt has an N-bits unsigned integer value.
bool sge(const APInt &RHS) const
Signed greater or equal comparison.
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
const T & back() const
back - Get the last element.
ArrayRef< T > drop_back(size_t N=1) const
Drop the last N elements of the array.
bool empty() const
empty - Check if the array is empty.
ArrayRef< T > slice(size_t N, size_t M) const
slice(n, m) - Chop off the first N elements of the array, and keep M elements in the array.
an instruction that atomically reads a memory location, combines it with another value,...
@ Min
*p = old <signed v ? old : v
@ UIncWrap
Increment one up to a maximum value.
@ Max
*p = old >signed v ? old : v
@ UMin
*p = old <unsigned v ? old : v
@ UMax
*p = old >unsigned v ? old : v
@ UDecWrap
Decrement one until a minimum value or zero.
bool isFloatingPointOperation() const
BinOp getOperation() const
This is an SDNode representing atomic operations.
Base class for all callable instructions (InvokeInst and CallInst) Holds everything related to callin...
Function * getCalledFunction() const
Returns the function called, or null if this is an indirect function invocation or the function signa...
FunctionType * getFunctionType() const
This class represents a function call, abstracting a target machine's calling convention.
const APInt & getAPIntValue() const
static LLVM_ABI Constant * getNullValue(Type *Ty)
Constructor to create a '0' constant of arbitrary type.
uint64_t getNumOperands() const
A parsed version of the target data layout string in and methods for querying it.
TypeSize getTypeAllocSize(Type *Ty) const
Returns the offset in bytes between successive objects of the specified type, including alignment pad...
LLVM_ABI Align getPrefTypeAlign(Type *Ty) const
Returns the preferred stack/global alignment for the specified type.
Diagnostic information for unsupported feature in backend.
void addFnAttr(Attribute::AttrKind Kind)
Add function attributes to this function.
Common base class shared among various IRBuilders.
This is an important class for using LLVM in a threaded context.
LLVM_ABI void diagnose(const DiagnosticInfo &DI)
Report a message to the currently installed diagnostic handler.
This class is used to represent ISD::LOAD nodes.
MCSection * getDataSection() const
Instances of this class represent a uniqued identifier for a section in the current translation unit.
StringRef getName() const
getName - Get the symbol name.
static auto integer_fixedlen_vector_valuetypes()
unsigned getVectorNumElements() const
bool isVector() const
Return true if this is a vector value type.
bool isScalableVector() const
Return true if this is a vector value type where the runtime length is machine dependent.
static auto integer_valuetypes()
TypeSize getSizeInBits() const
Returns the size of the specified MVT in bits.
static auto fixedlen_vector_valuetypes()
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
static MVT getVectorVT(MVT VT, unsigned NumElements)
MVT getVectorElementType() const
static MVT getIntegerVT(unsigned BitWidth)
static auto fp_valuetypes()
MVT getScalarType() const
If this is a vector, return the element type, otherwise return this.
static auto fp_fixedlen_vector_valuetypes()
DenormalMode getDenormalMode(const fltSemantics &FPType) const
Returns the denormal handling type for the default rounding mode of the function.
Function & getFunction()
Return the LLVM function that this machine code represents.
const MachineJumpTableInfo * getJumpTableInfo() const
getJumpTableInfo - Return the jump table info object for the current function.
const TargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
@ EK_Inline
EK_Inline - Jump table entries are emitted inline at their point of use.
const std::vector< MachineJumpTableEntry > & getJumpTables() const
@ MODereferenceable
The memory access is dereferenceable (i.e., doesn't trap).
@ MOLoad
The memory access reads data.
@ MOInvariant
The memory access always returns the same value (or traps).
@ MOStore
The memory access writes data.
This SDNode is used for target intrinsics that touch memory and need an associated MachineMemOperand.
This is an abstract virtual class for memory operations.
MachineMemOperand * getMemOperand() const
Return a MachineMemOperand object describing the memory reference performed by operation.
EVT getMemoryVT() const
Return the type of the in-memory value.
static unsigned getFromTypeWidthForLoad(const MemSDNode *Mem)
bool hasAtomSwap128() const
bool hasF32x2Instructions() const
bool has256BitVectorLoadStore(unsigned AS) const
AtomicOrdering atomicOperationOrderAfterFenceSplit(const Instruction *I) const override
ConstraintType getConstraintType(StringRef Constraint) const override
getConstraintType - Given a constraint letter, return the type of constraint it is for this target.
SDValue LowerOperation(SDValue Op, SelectionDAG &DAG) const override
This callback is invoked for operations that are unsupported by the target, which are registered to u...
const NVPTXTargetMachine * nvTM
bool SimplifyDemandedBitsForTargetNode(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, KnownBits &Known, TargetLoweringOpt &TLO, unsigned Depth=0) const override
Attempt to simplify any target nodes based on the demanded bits/elts, returning true on success.
NVPTXTargetLowering(const NVPTXTargetMachine &TM, const NVPTXSubtarget &STI)
std::string getPrototype(const DataLayout &DL, Type *, const ArgListTy &, const SmallVectorImpl< ISD::OutputArg > &, std::optional< unsigned > FirstVAArg, const CallBase &CB, unsigned UniqueCallSite) const
unsigned getPreferredFPToIntOpcode(unsigned Op, EVT FromVT, EVT ToVT) const override
bool useF32FTZ(const MachineFunction &MF) const
SDValue LowerSTACKSAVE(SDValue Op, SelectionDAG &DAG) const
Align getFunctionArgumentAlignment(const Function *F, Type *Ty, unsigned Idx, const DataLayout &DL) const
SDValue getSqrtEstimate(SDValue Operand, SelectionDAG &DAG, int Enabled, int &ExtraSteps, bool &UseOneConst, bool Reciprocal) const override
Hooks for building estimates in place of slower divisions and square roots.
SDValue LowerReturn(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::OutputArg > &Outs, const SmallVectorImpl< SDValue > &OutVals, const SDLoc &dl, SelectionDAG &DAG) const override
This hook must be implemented to lower outgoing return values, described by the Outs array,...
SDValue LowerFormalArguments(SDValue Chain, CallingConv::ID CallConv, bool isVarArg, const SmallVectorImpl< ISD::InputArg > &Ins, const SDLoc &dl, SelectionDAG &DAG, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower the incoming (formal) arguments, described by the Ins array,...
void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const override
Lower the specified operand into the Ops vector.
SDValue LowerSTACKRESTORE(SDValue Op, SelectionDAG &DAG) const
Instruction * emitTrailingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const override
std::string getParamName(const Function *F, int Idx) const
TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(MVT VT) const override
Return the preferred vector type legalization action.
NVPTX::DivPrecisionLevel getDivF32Level(const MachineFunction &MF, const SDNode &N) const
bool shouldInsertFencesForAtomic(const Instruction *) const override
Whether AtomicExpandPass should automatically insert fences and reduce ordering for this atomic.
Align getFunctionParamOptimizedAlign(const Function *F, Type *ArgTy, const DataLayout &DL) const
getFunctionParamOptimizedAlign - since function arguments are passed via .param space,...
SDValue LowerDYNAMIC_STACKALLOC(SDValue Op, SelectionDAG &DAG) const
EVT getSetCCResultType(const DataLayout &DL, LLVMContext &Ctx, EVT VT) const override
Return the ValueType of the result of SETCC operations.
std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const override
Given a physical register constraint (e.g.
bool isLegalAddressingMode(const DataLayout &DL, const AddrMode &AM, Type *Ty, unsigned AS, Instruction *I=nullptr) const override
isLegalAddressingMode - Return true if the addressing mode represented by AM is legal for this target...
Instruction * emitLeadingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const override
Inserts in the IR a target-specific intrinsic specifying a fence.
AtomicExpansionKind shouldExpandAtomicRMWInIR(AtomicRMWInst *AI) const override
Returns how the IR-level AtomicExpand pass should expand the given AtomicRMW, if at all.
Align getFunctionByValParamAlign(const Function *F, Type *ArgTy, Align InitialAlign, const DataLayout &DL) const
Helper for computing alignment of a device function byval parameter.
bool getTgtMemIntrinsic(IntrinsicInfo &Info, const CallInst &I, MachineFunction &MF, unsigned Intrinsic) const override
Given an intrinsic, checks if on the target the intrinsic will need to map to a MemIntrinsicNode (tou...
const char * getTargetNodeName(unsigned Opcode) const override
This method returns the name of a target specific DAG node.
bool allowFMA(MachineFunction &MF, CodeGenOptLevel OptLevel) const
bool usePrecSqrtF32(const SDNode *N=nullptr) const
unsigned getJumpTableEncoding() const override
Return the entry encoding for a jump table in the current function.
SDValue LowerCall(CallLoweringInfo &CLI, SmallVectorImpl< SDValue > &InVals) const override
This hook must be implemented to lower calls into the specified DAG.
void computeKnownBitsForTargetNode(const SDValue Op, KnownBits &Known, const APInt &DemandedElts, const SelectionDAG &DAG, unsigned Depth=0) const override
Determine which of the bits specified in Mask are known to be either zero or one and return them in t...
MCSection * SelectSectionForGlobal(const GlobalObject *GO, SectionKind Kind, const TargetMachine &TM) const override
~NVPTXTargetObjectFile() override
static LLVM_ABI PointerType * get(Type *ElementType, unsigned AddressSpace)
This constructs a pointer to an object of the specified type in a numbered address space.
Wrapper class for IR location info (IR ordering and DebugLoc) to be passed into SDNode creation funct...
const DebugLoc & getDebugLoc() const
Represents one node in the SelectionDAG.
ArrayRef< SDUse > ops() const
const APInt & getAsAPIntVal() const
Helper method returns the APInt value of a ConstantSDNode.
bool hasOneUse() const
Return true if there is exactly one use of this node.
unsigned getIROrder() const
Return the node ordering.
SDNodeFlags getFlags() const
uint64_t getAsZExtVal() const
Helper method returns the zero-extended integer value of a ConstantSDNode.
unsigned getNumValues() const
Return the number of values defined/returned by this operator.
SDVTList getVTList() const
const SDValue & getOperand(unsigned Num) const
bool isUndef() const
Returns true if the node type is UNDEF or POISON.
iterator_range< user_iterator > users()
Represents a use of a SDNode.
Unlike LLVM values, Selection DAG nodes may return multiple values as the result of a computation.
SDNode * getNode() const
get the SDNode which holds the desired result
bool hasOneUse() const
Return true if there is exactly one node using value ResNo of Node.
SDValue getValue(unsigned R) const
EVT getValueType() const
Return the ValueType of the referenced return value.
const SDValue & getOperand(unsigned i) const
unsigned getOpcode() const
SectionKind - This is a simple POD value that classifies the properties of a section.
This is used to represent a portion of an LLVM function in a low-level Data Dependence DAG representa...
LLVM_ABI SDValue getExtLoad(ISD::LoadExtType ExtType, const SDLoc &dl, EVT VT, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, EVT MemVT, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
const SDValue & getRoot() const
Return the root tag of the SelectionDAG.
LLVM_ABI SDValue getAddrSpaceCast(const SDLoc &dl, EVT VT, SDValue Ptr, unsigned SrcAS, unsigned DestAS)
Return an AddrSpaceCastSDNode.
const TargetSubtargetInfo & getSubtarget() const
LLVM_ABI SDValue getMergeValues(ArrayRef< SDValue > Ops, const SDLoc &dl)
Create a MERGE_VALUES node from the given operands.
LLVM_ABI SDVTList getVTList(EVT VT)
Return an SDVTList that represents the list of values specified.
LLVM_ABI void ExtractVectorElements(SDValue Op, SmallVectorImpl< SDValue > &Args, unsigned Start=0, unsigned Count=0, EVT EltVT=EVT())
Append the extracted elements from Start to Count out of the vector Op in Args.
LLVM_ABI SDValue getFreeze(SDValue V)
Return a freeze using the SDLoc of the value operand.
SDValue getSetCC(const SDLoc &DL, EVT VT, SDValue LHS, SDValue RHS, ISD::CondCode Cond, SDValue Chain=SDValue(), bool IsSignaling=false)
Helper function to make it easier to build SetCC's if you just have an ISD::CondCode instead of an SD...
LLVM_ABI SDValue getSymbolFunctionGlobalAddress(SDValue Op, Function **TargetFunction=nullptr)
Return a GlobalAddress of the function from the current module with name matching the given ExternalS...
LLVM_ABI SDValue getConstantFP(double Val, const SDLoc &DL, EVT VT, bool isTarget=false)
Create a ConstantFPSDNode wrapping a constant value.
LLVM_ABI SDValue getLoad(EVT VT, const SDLoc &dl, SDValue Chain, SDValue Ptr, MachinePointerInfo PtrInfo, MaybeAlign Alignment=MaybeAlign(), MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes(), const MDNode *Ranges=nullptr)
Loads are not normal binary operators: their result type is not determined by their operands,...
LLVM_ABI SDValue getMemIntrinsicNode(unsigned Opcode, const SDLoc &dl, SDVTList VTList, ArrayRef< SDValue > Ops, EVT MemVT, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags Flags=MachineMemOperand::MOLoad|MachineMemOperand::MOStore, LocationSize Size=LocationSize::precise(0), const AAMDNodes &AAInfo=AAMDNodes())
Creates a MemIntrinsicNode that may produce a result and takes a list of operands.
LLVM_ABI Align getEVTAlign(EVT MemoryVT) const
Compute the default alignment value for the given type.
LLVM_ABI SDValue getNOT(const SDLoc &DL, SDValue Val, EVT VT)
Create a bitwise NOT operation as (XOR Val, -1).
const TargetLowering & getTargetLoweringInfo() const
LLVM_ABI SDNode * MorphNodeTo(SDNode *N, unsigned Opc, SDVTList VTs, ArrayRef< SDValue > Ops)
This mutates the specified node to have the specified return type, opcode, and operands.
SDValue getUNDEF(EVT VT)
Return an UNDEF node. UNDEF does not have a useful SDLoc.
SDValue getCALLSEQ_END(SDValue Chain, SDValue Op1, SDValue Op2, SDValue InGlue, const SDLoc &DL)
Return a new CALLSEQ_END node, which always must have a glue result (to ensure it's not CSE'd).
SDValue getBuildVector(EVT VT, const SDLoc &DL, ArrayRef< SDValue > Ops)
Return an ISD::BUILD_VECTOR node.
LLVM_ABI SDValue getBitcast(EVT VT, SDValue V)
Return a bitcast using the SDLoc of the value operand, and casting to the provided type.
SDValue getSelect(const SDLoc &DL, EVT VT, SDValue Cond, SDValue LHS, SDValue RHS, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build Select's if you just have operands and don't want to check...
const DataLayout & getDataLayout() const
LLVM_ABI SDValue getTokenFactor(const SDLoc &DL, SmallVectorImpl< SDValue > &Vals)
Creates a new TokenFactor containing Vals.
LLVM_ABI SDValue getConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
Create a ConstantSDNode wrapping a constant value.
LLVM_ABI SDValue getTruncStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, EVT SVT, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
LLVM_ABI SDValue getStore(SDValue Chain, const SDLoc &dl, SDValue Val, SDValue Ptr, MachinePointerInfo PtrInfo, Align Alignment, MachineMemOperand::Flags MMOFlags=MachineMemOperand::MONone, const AAMDNodes &AAInfo=AAMDNodes())
Helper function to build ISD::STORE nodes.
LLVM_ABI SDValue getSignedConstant(int64_t Val, const SDLoc &DL, EVT VT, bool isTarget=false, bool isOpaque=false)
SDValue getCALLSEQ_START(SDValue Chain, uint64_t InSize, uint64_t OutSize, const SDLoc &DL)
Return a new CALLSEQ_START node, that starts new call frame, in which InSize bytes are set up inside ...
LLVM_ABI SDValue getBasicBlock(MachineBasicBlock *MBB)
SDValue getSelectCC(const SDLoc &DL, SDValue LHS, SDValue RHS, SDValue True, SDValue False, ISD::CondCode Cond, SDNodeFlags Flags=SDNodeFlags())
Helper function to make it easier to build SelectCC's if you just have an ISD::CondCode instead of an...
LLVM_ABI SDValue getExternalSymbol(const char *Sym, EVT VT)
LLVM_ABI SDValue getAnyExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either any-extending or truncat...
LLVM_ABI SDValue getIntPtrConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
LLVM_ABI SDValue getNode(unsigned Opcode, const SDLoc &DL, EVT VT, ArrayRef< SDUse > Ops)
Gets or creates the specified node.
LLVM_ABI SDValue getFPExtendOrRound(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of float type, to the float type VT, by either extending or rounding (by tr...
SDValue getTargetConstant(uint64_t Val, const SDLoc &DL, EVT VT, bool isOpaque=false)
LLVM_ABI SDValue getVectorIdxConstant(uint64_t Val, const SDLoc &DL, bool isTarget=false)
MachineFunction & getMachineFunction() const
LLVM_ABI KnownBits computeKnownBits(SDValue Op, unsigned Depth=0) const
Determine which bits of Op are known to be either zero or one and return them in Known.
LLVM_ABI SDValue getZExtOrTrunc(SDValue Op, const SDLoc &DL, EVT VT)
Convert Op, which must be of integer type, to the integer type VT, by either zero-extending or trunca...
SDValue getObjectPtrOffset(const SDLoc &SL, SDValue Ptr, TypeSize Offset)
Create an add instruction with appropriate flags when used for addressing some offset of an object.
LLVMContext * getContext() const
const SDValue & setRoot(SDValue N)
Set the current root tag of the SelectionDAG.
LLVM_ABI SDValue getTargetExternalSymbol(const char *Sym, EVT VT, unsigned TargetFlags=0)
ArrayRef< int > getMask() const
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void append(ItTy in_start, ItTy in_end)
Add the specified range to the end of the SmallVector.
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
This class is used to represent ISD::STORE nodes.
StringRef - Represent a constant reference to a string, i.e.
constexpr size_t size() const
size - Get the string size.
constexpr const char * data() const
data - Get a pointer to the start of the string (which may not be null terminated).
Align getStackAlign() const
getStackAlignment - This method returns the number of bytes to which the stack pointer must be aligne...
void setBooleanVectorContents(BooleanContent Ty)
Specify how the target extends the result of a vector boolean value from a vector of i1 to a wider ty...
void setOperationAction(unsigned Op, MVT VT, LegalizeAction Action)
Indicate that the specified operation does not work with the specified type and indicate what to do a...
void setMaxDivRemBitWidthSupported(unsigned SizeInBits)
Set the size in bits of the maximum div/rem the backend supports.
EVT getValueType(const DataLayout &DL, Type *Ty, bool AllowUnknown=false) const
Return the EVT corresponding to this LLVM type.
unsigned MaxStoresPerMemcpyOptSize
Likewise for functions with the OptSize attribute.
const TargetMachine & getTargetMachine() const
virtual unsigned getNumRegistersForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain targets require unusual breakdowns of certain types.
virtual MVT getRegisterTypeForCallingConv(LLVMContext &Context, CallingConv::ID CC, EVT VT) const
Certain combinations of ABIs, Targets and features require that types are legal for some operations a...
void setOperationPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT)
Convenience method to set an operation to Promote and specify the type in a single call.
LegalizeTypeAction
This enum indicates whether a types are legal for a target, and if not, what action should be used to...
void addBypassSlowDiv(unsigned int SlowBitWidth, unsigned int FastBitWidth)
Tells the code generator which bitwidths to bypass.
virtual unsigned getNumRegisters(LLVMContext &Context, EVT VT, std::optional< MVT > RegisterVT=std::nullopt) const
Return the number of registers that this ValueType will eventually require.
void setMaxAtomicSizeInBitsSupported(unsigned SizeInBits)
Set the maximum atomic operation size supported by the backend.
virtual TargetLoweringBase::LegalizeTypeAction getPreferredVectorAction(MVT VT) const
Return the preferred vector type legalization action.
unsigned MaxStoresPerMemsetOptSize
Likewise for functions with the OptSize attribute.
void setBooleanContents(BooleanContent Ty)
Specify how the target extends the result of integer and floating point boolean values from i1 to a w...
unsigned MaxStoresPerMemmove
Specify maximum number of store instructions per memmove call.
void computeRegisterProperties(const TargetRegisterInfo *TRI)
Once all of the register classes are added, this allows us to compute derived properties we expose.
unsigned MaxStoresPerMemmoveOptSize
Likewise for functions with the OptSize attribute.
void addRegisterClass(MVT VT, const TargetRegisterClass *RC)
Add the specified register class as an available regclass for the specified value type.
bool isTypeLegal(EVT VT) const
Return true if the target has native support for the specified value type.
virtual MVT getPointerTy(const DataLayout &DL, uint32_t AS=0) const
Return the pointer type for the given address space, defaults to the pointer type from the data layou...
bool isOperationLegal(unsigned Op, EVT VT) const
Return true if the specified operation is legal on this target.
unsigned MaxStoresPerMemset
Specify maximum number of store instructions per memset call.
void setTruncStoreAction(MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified truncating store does not work with the specified type and indicate what ...
@ ZeroOrNegativeOneBooleanContent
void setMinCmpXchgSizeInBits(unsigned SizeInBits)
Sets the minimum cmpxchg or ll/sc size supported by the backend.
void AddPromotedToType(unsigned Opc, MVT OrigVT, MVT DestVT)
If Opc/OrigVT is specified as being promoted, the promotion code defaults to trying a larger integer/...
AtomicExpansionKind
Enum that specifies what an atomic load/AtomicRMWInst is expanded to, if at all.
void setCondCodeAction(ArrayRef< ISD::CondCode > CCs, MVT VT, LegalizeAction Action)
Indicate that the specified condition code is or isn't supported on the target and indicate what to d...
void setTargetDAGCombine(ArrayRef< ISD::NodeType > NTs)
Targets should invoke this method for each target independent node that they want to provide a custom...
Align getMinStackArgumentAlignment() const
Return the minimum stack alignment of an argument.
void setLoadExtAction(unsigned ExtType, MVT ValVT, MVT MemVT, LegalizeAction Action)
Indicate that the specified load with extension does not work with the specified type and indicate wh...
std::vector< ArgListEntry > ArgListTy
virtual Instruction * emitTrailingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const
virtual Instruction * emitLeadingFence(IRBuilderBase &Builder, Instruction *Inst, AtomicOrdering Ord) const
Inserts in the IR a target-specific intrinsic specifying a fence.
unsigned MaxStoresPerMemcpy
Specify maximum number of store instructions per memcpy call.
void setSchedulingPreference(Sched::Preference Pref)
Specify the target scheduling preference.
MVT getRegisterType(MVT VT) const
Return the type of registers that this ValueType will eventually require.
void setJumpIsExpensive(bool isExpensive=true)
Tells the code generator not to expand logic operations on comparison predicates into separate sequen...
LegalizeAction getOperationAction(unsigned Op, EVT VT) const
Return how this operation should be treated: either it is legal, needs to be promoted to a larger siz...
This class defines information used to lower LLVM code to legal SelectionDAG operators that the targe...
SDValue SimplifyMultipleUseDemandedBits(SDValue Op, const APInt &DemandedBits, const APInt &DemandedElts, SelectionDAG &DAG, unsigned Depth=0) const
More limited version of SimplifyDemandedBits that can be used to "lookthrough" ops that don't contrib...
virtual ConstraintType getConstraintType(StringRef Constraint) const
Given a constraint, return the type of constraint it is for this target.
virtual std::pair< unsigned, const TargetRegisterClass * > getRegForInlineAsmConstraint(const TargetRegisterInfo *TRI, StringRef Constraint, MVT VT) const
Given a physical register constraint (e.g.
TargetLowering(const TargetLowering &)=delete
SDValue expandRoundInexactToOdd(EVT ResultVT, SDValue Op, const SDLoc &DL, SelectionDAG &DAG) const
Truncate Op to ResultVT.
SDValue expandFP_ROUND(SDNode *Node, SelectionDAG &DAG) const
Expand round(fp) to fp conversion.
virtual void LowerAsmOperandForConstraint(SDValue Op, StringRef Constraint, std::vector< SDValue > &Ops, SelectionDAG &DAG) const
Lower the specified operand into the Ops vector.
Primary interface to the complete machine description for the target machine.
CodeGenOptLevel getOptLevel() const
Returns the optimization level: None, Less, Default, or Aggressive.
MCSymbol * getSymbol(const GlobalValue *GV) const
FPOpFusion::FPOpFusionMode AllowFPOpFusion
AllowFPOpFusion - This flag is set by the -fp-contract=xxx option.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
virtual const TargetFrameLowering * getFrameLowering() const
static constexpr TypeSize getFixed(ScalarTy ExactSize)
The instances of the Type class are immutable: once they are created, they are never changed.
LLVM_ABI TypeSize getPrimitiveSizeInBits() const LLVM_READONLY
Return the basic size of this type if it is a primitive type.
bool isFloatingPointTy() const
Return true if this is one of the floating-point types.
bool isIntegerTy() const
True if this is an instance of IntegerType.
bool isVoidTy() const
Return true if this is 'void'.
Type * getType() const
All values are typed, get the type of this value.
A raw_ostream that writes to an std::string.
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
LLVM_ABI APInt pow(const APInt &X, int64_t N)
Compute X^N for N>=0.
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
@ C
The default llvm calling convention, compatible with C.
NodeType
ISD::NodeType enum - This enum defines the target-independent operators for a SelectionDAG.
@ SETCC
SetCC operator - This evaluates to a true value iff the condition is true.
@ SMUL_LOHI
SMUL_LOHI/UMUL_LOHI - Multiply two integers of type iN, producing a signed/unsigned value of type i[2...
@ BSWAP
Byte Swap and Counting operators.
@ ADDC
Carry-setting nodes for multiple precision addition and subtraction.
@ ADD
Simple integer binary arithmetic operators.
@ ANY_EXTEND
ANY_EXTEND - Used for integer types. The high bits are undefined.
@ FMA
FMA - Perform a * b + c with no intermediate rounding step.
@ INTRINSIC_VOID
OUTCHAIN = INTRINSIC_VOID(INCHAIN, INTRINSICID, arg1, arg2, ...) This node represents a target intrin...
@ SINT_TO_FP
[SU]INT_TO_FP - These operators convert integers (whose interpreted sign depends on the first letter)...
@ CONCAT_VECTORS
CONCAT_VECTORS(VECTOR0, VECTOR1, ...) - Given a number of values of vector type with the same length ...
@ FADD
Simple binary floating point operators.
@ ABS
ABS - Determine the unsigned absolute value of a signed integer value of the same bitwidth.
@ SDIVREM
SDIVREM/UDIVREM - Divide two integers and produce both a quotient and remainder result.
@ BUILD_PAIR
BUILD_PAIR - This is the opposite of EXTRACT_ELEMENT in some ways.
@ SIGN_EXTEND
Conversion operators.
@ SSUBO
Same for subtraction.
@ SSUBSAT
RESULT = [US]SUBSAT(LHS, RHS) - Perform saturation subtraction on 2 integers with the same bit width ...
@ SELECT
Select(COND, TRUEVAL, FALSEVAL).
@ EXTRACT_ELEMENT
EXTRACT_ELEMENT - This is used to get the lower or upper (determined by a Constant,...
@ CopyFromReg
CopyFromReg - This node indicates that the input value is a virtual or physical register that is defi...
@ SADDO
RESULT, BOOL = [SU]ADDO(LHS, RHS) - Overflow-aware nodes for addition.
@ MULHU
MULHU/MULHS - Multiply high - Multiply two integers of type iN, producing an unsigned/signed value of...
@ SHL
Shift and rotation operations.
@ VECTOR_SHUFFLE
VECTOR_SHUFFLE(VEC1, VEC2) - Returns a vector, of the same type as VEC1/VEC2.
@ EXTRACT_SUBVECTOR
EXTRACT_SUBVECTOR(VECTOR, IDX) - Returns a subvector from VECTOR.
@ EXTRACT_VECTOR_ELT
EXTRACT_VECTOR_ELT(VECTOR, IDX) - Returns a single element from VECTOR identified by the (potentially...
@ CopyToReg
CopyToReg - This node has three operands: a chain, a register number to set to this value,...
@ ZERO_EXTEND
ZERO_EXTEND - Used for integer types, zeroing the new bits.
@ SELECT_CC
Select with condition operator - This selects between a true value and a false value (ops #2 and #3) ...
@ SSHLSAT
RESULT = [US]SHLSAT(LHS, RHS) - Perform saturation left shift.
@ SMULO
Same for multiplication.
@ SIGN_EXTEND_INREG
SIGN_EXTEND_INREG - This operator atomically performs a SHL/SRA pair to sign extend a small value in ...
@ SMIN
[US]{MIN/MAX} - Binary minimum or maximum of signed or unsigned integers.
@ VSELECT
Select with a vector condition (op #0) and two vector operands (ops #1 and #2), returning a vector re...
@ UADDO_CARRY
Carry-using nodes for multiple precision addition and subtraction.
@ FRAMEADDR
FRAMEADDR, RETURNADDR - These nodes represent llvm.frameaddress and llvm.returnaddress on the DAG.
@ STRICT_FP_TO_SINT
STRICT_FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ FP_TO_SINT
FP_TO_[US]INT - Convert a floating point value to a signed or unsigned integer.
@ AND
Bitwise operators - logical and, logical or, logical xor.
@ INTRINSIC_WO_CHAIN
RESULT = INTRINSIC_WO_CHAIN(INTRINSICID, arg1, arg2, ...) This node represents a target intrinsic fun...
@ ADDE
Carry-using nodes for multiple precision addition and subtraction.
@ FREEZE
FREEZE - FREEZE(VAL) returns an arbitrary value if VAL is UNDEF (or is evaluated to UNDEF),...
@ INSERT_VECTOR_ELT
INSERT_VECTOR_ELT(VECTOR, VAL, IDX) - Returns VECTOR with the element at IDX replaced with VAL.
@ FP_ROUND
X = FP_ROUND(Y, TRUNC) - Rounding 'Y' from a larger floating point type down to the precision of the ...
@ TRUNCATE
TRUNCATE - Completely drop the high bits.
@ SHL_PARTS
SHL_PARTS/SRA_PARTS/SRL_PARTS - These operators are used for expanded integer shift operations.
@ FCOPYSIGN
FCOPYSIGN(X, Y) - Return the value of X with the sign of Y.
@ SADDSAT
RESULT = [US]ADDSAT(LHS, RHS) - Perform saturation addition on 2 integers with the same bit width (W)...
@ SADDO_CARRY
Carry-using overflow-aware nodes for multiple precision addition and subtraction.
@ INTRINSIC_W_CHAIN
RESULT,OUTCHAIN = INTRINSIC_W_CHAIN(INCHAIN, INTRINSICID, arg1, ...) This node represents a target in...
@ BUILD_VECTOR
BUILD_VECTOR(ELT0, ELT1, ELT2, ELT3,...) - Return a fixed-width vector with the specified,...
LLVM_ABI bool allOperandsUndef(const SDNode *N)
Return true if the node has at least one operand and all operands of the specified node are ISD::UNDE...
This namespace contains an enum with a value for every intrinsic/builtin function known by LLVM.
@ Bitcast
Perform the operation on a different, but equivalently sized type.
@ ADDRESS_SPACE_SHARED_CLUSTER
@ TCGEN05_MMA_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_IS_CANCELED
@ TCGEN05_MMA_SP_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ CALL
This node represents a PTX call instruction.
@ TCGEN05_MMA_SP_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ TCGEN05_MMA_SP_SHARED_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SHARED_SCALE_D_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_SHARED_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_GET_FIRST_CTAID_X
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ TCGEN05_MMA_SP_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ UNPACK_VECTOR
This node is the inverse of NVPTX::BUILD_VECTOR.
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_GET_FIRST_CTAID_Y
@ TCGEN05_MMA_SHARED_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ TCGEN05_MMA_TENSOR_SCALE_D_DISABLE_OUTPUT_LANE_CG2_ASHIFT
@ DeclareScalarParam
These nodes represent a parameter declaration.
@ CLUSTERLAUNCHCONTROL_QUERY_CANCEL_GET_FIRST_CTAID_Z
@ ATOMIC_CMP_SWAP_B128
These nodes are used to lower atomic instructions with i128 type.
@ BUILD_VECTOR
This node is similar to ISD::BUILD_VECTOR except that the output may be implicitly bitcast to a scala...
@ TCGEN05_MMA_SP_SHARED_DISABLE_OUTPUT_LANE_CG2
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG1_ASHIFT
@ TCGEN05_MMA_TENSOR_DISABLE_OUTPUT_LANE_CG1
@ TCGEN05_MMA_SP_TENSOR_DISABLE_OUTPUT_LANE_CG2
bool isPackedVectorTy(EVT VT)
ValuesClass values(OptsTy... Options)
Helper to build a ValuesClass by forwarding a variable number of arguments as an initializer list to ...
initializer< Ty > init(const Ty &Val)
NodeAddr< NodeBase * > Node
This is an optimization pass for GlobalISel generic memory operations.
@ Low
Lower the current thread's priority such that it does not affect foreground tasks significantly.
detail::zippy< detail::zip_shortest, T, U, Args... > zip(T &&t, U &&u, Args &&...args)
zip iterator for two or more iteratable types.
FunctionAddr VTableAddr Value
bool shouldEmitPTXNoReturn(const Value *V, const TargetMachine &TM)
bool all_of(R &&range, UnaryPredicate P)
Provide wrappers to std::all_of which take ranges instead of having to pass begin/end explicitly.
MaybeAlign getAlign(const CallInst &I, unsigned Index)
auto size(R &&Range, std::enable_if_t< std::is_base_of< std::random_access_iterator_tag, typename std::iterator_traits< decltype(Range.begin())>::iterator_category >::value, void > *=nullptr)
Get the size of a range.
auto enumerate(FirstRange &&First, RestRanges &&...Rest)
Given two or more input ranges, returns a new range whose values are tuples (A, B,...
decltype(auto) dyn_cast(const From &Val)
dyn_cast<X> - Return the argument parameter cast to the specified type.
uint64_t PowerOf2Ceil(uint64_t A)
Returns the power of two which is greater than or equal to the given value.
bool isReleaseOrStronger(AtomicOrdering AO)
OutputIt transform(R &&Range, OutputIt d_first, UnaryFunction F)
Wrapper function around std::transform to apply a function to a range and store the result elsewhere.
unsigned promoteScalarArgumentSize(unsigned size)
LLVM_ABI void report_fatal_error(Error Err, bool gen_crash_diag=true)
bool shouldPassAsArray(Type *Ty)
CodeGenOptLevel
Code generation optimization level.
class LLVM_GSL_OWNER SmallVector
Forward declaration of SmallVector so that calculateSmallVectorDefaultInlinedElements can reference s...
bool isa(const From &Val)
isa<X> - Return true if the parameter to the template is an instance of one of the template type argu...
AtomicOrdering
Atomic ordering for LLVM's memory model.
@ Sub
Subtraction of integers.
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
DWARFExpression::Operation Op
void ComputeValueVTs(const TargetLowering &TLI, const DataLayout &DL, Type *Ty, SmallVectorImpl< EVT > &ValueVTs, SmallVectorImpl< EVT > *MemVTs, SmallVectorImpl< TypeSize > *Offsets=nullptr, TypeSize StartingOffset=TypeSize::getZero())
ComputeValueVTs - Given an LLVM IR type, compute a sequence of EVTs that represent all the individual...
ArrayRef(const T &OneElt) -> ArrayRef< T >
bool isAcquireOrStronger(AtomicOrdering AO)
constexpr unsigned BitWidth
bool isKernelFunction(const Function &F)
decltype(auto) cast(const From &Val)
cast<X> - Return the argument parameter cast to the specified type.
Function * getMaybeBitcastedCallee(const CallBase *CB)
Align commonAlignment(Align A, uint64_t Offset)
Returns the alignment that satisfies both alignments.
auto seq(T Begin, T End)
Iterate over an integral type from Begin up to - but not including - End.
void swap(llvm::BitVector &LHS, llvm::BitVector &RHS)
Implement std::swap in terms of BitVector swap.
static LLVM_ABI const fltSemantics & IEEEsingle() LLVM_READNONE
This struct is a compact representation of a valid (non-zero power of two) alignment.
uint64_t value() const
This is a hole in the type system and should not be abused.
@ PreserveSign
The sign of a flushed-to-zero number is preserved in the sign of 0.
DenormalModeKind Output
Denormal flushing mode for floating point instruction results in the default floating point environme...
TypeSize getStoreSize() const
Return the number of bytes overwritten by a store of the specified value type.
bool isSimple() const
Test if the given EVT is simple (as opposed to being extended).
static EVT getVectorVT(LLVMContext &Context, EVT VT, unsigned NumElements, bool IsScalable=false)
Returns the EVT that represents a vector NumElements in length, where each element is of type VT.
EVT changeTypeToInteger() const
Return the type converted to an equivalently sized integer or vector with integer element type.
bool bitsGT(EVT VT) const
Return true if this has more bits than VT.
bool bitsLT(EVT VT) const
Return true if this has less bits than VT.
ElementCount getVectorElementCount() const
bool is32BitVector() const
Return true if this is a 32-bit vector type.
TypeSize getSizeInBits() const
Return the size of the specified value type in bits.
uint64_t getScalarSizeInBits() const
MVT getSimpleVT() const
Return the SimpleValueType held in the specified simple EVT.
uint64_t getFixedSizeInBits() const
Return the size of the specified fixed width value type in bits.
bool isVector() const
Return true if this is a vector value type.
EVT getScalarType() const
If this is a vector type, return the element type, otherwise return this.
bool bitsEq(EVT VT) const
Return true if this has the same number of bits as VT.
LLVM_ABI Type * getTypeForEVT(LLVMContext &Context) const
This method returns an LLVM type corresponding to the specified EVT.
EVT getVectorElementType() const
Given a vector type, return the type of each element.
bool isScalarInteger() const
Return true if this is an integer, but not a vector.
EVT changeVectorElementType(EVT EltVT) const
Return a VT for a vector type whose attributes match ourselves with the exception of the element type...
unsigned getVectorNumElements() const
Given a vector type, return the number of elements it contains.
bool isInteger() const
Return true if this is an integer or a vector integer type.
static LLVM_ABI KnownBits ashr(const KnownBits &LHS, const KnownBits &RHS, bool ShAmtNonZero=false, bool Exact=false)
Compute known bits for ashr(LHS, RHS).
KnownBits concat(const KnownBits &Lo) const
Concatenate the bits from Lo onto the bottom of *this.
unsigned getBitWidth() const
Get the bit width of this value.
void resetAll()
Resets the known state of all bits.
void insertBits(const KnownBits &SubBits, unsigned BitPosition)
Insert the bits from a smaller known bits starting at bitPosition.
This class contains a discriminated union of information about pointers in memory operands,...
This struct is a compact representation of a valid (power of two) or undefined (0) alignment.
These are IR-level optimization flags that may be propagated to SDNodes.
bool hasAllowContract() const
This represents a list of ValueType's that has been intern'd by a SelectionDAG.
This represents an addressing mode of: BaseGV + BaseOffs + BaseReg + Scale*ScaleReg + ScalableOffset*...
This structure contains all information that is necessary for lowering calls.
SmallVector< ISD::InputArg, 32 > Ins
SmallVector< ISD::OutputArg, 32 > Outs
SmallVector< SDValue, 32 > OutVals
Type * RetTy
Same as OrigRetTy, or partially legalized for soft float libcalls.
bool isAfterLegalizeDAG() const
bool isBeforeLegalize() const
A convenience struct that encapsulates a DAG, and two SDValues for returning information from TargetL...
bool CombineTo(SDValue O, SDValue N)