33#define DEBUG_TYPE "framelowering"
34STATISTIC(NumPESpillVSR,
"Number of spills to vector in prologue");
35STATISTIC(NumPEReloadVSR,
"Number of reloads from vector in epilogue");
36STATISTIC(NumPrologProbed,
"Number of prologues probed");
40 cl::desc(
"Enable spills in prologue to vector registers."),
45 return STI.isPPC64() ? 16 : 8;
47 return STI.isPPC64() ? 16 : 4;
52 return STI.isPPC64() ? 40 : 20;
58 return STI.isPPC64() ? -8U : -4U;
63 return (STI.
isELFv2ABI() ? 4 : 6) * (STI.isPPC64() ? 8 : 4);
75 return STI.isPPC64() ? -16U : -8U;
79 return (STI.
isAIXABI() && !STI.isPPC64()) ? 4 : 8;
84 STI.getPlatformStackAlignment(), 0),
94 unsigned &NumEntries)
const {
97#define CALLEE_SAVED_FPRS \
119#define CALLEE_SAVED_GPRS32 \
140#define CALLEE_SAVED_GPRS64 \
161#define CALLEE_SAVED_VRS \
178 static const SpillSlot ELFOffsets32[] = {
213 static const SpillSlot ELFOffsets64[] = {
228 static const SpillSlot AIXOffsets64[] = {
231 if (Subtarget.is64BitELFABI()) {
232 NumEntries = std::size(ELFOffsets64);
236 if (Subtarget.is32BitELFABI()) {
237 NumEntries = std::size(ELFOffsets32);
241 assert(Subtarget.isAIXABI() &&
"Unexpected ABI.");
243 if (Subtarget.isPPC64()) {
244 NumEntries = std::size(AIXOffsets64);
248 NumEntries = std::size(AIXOffsets32);
285 bool UseEstimate)
const {
286 unsigned NewMaxCallFrameSize = 0;
288 &NewMaxCallFrameSize);
299 unsigned *NewMaxCallFrameSize)
const {
310 Align Alignment = std::max(TargetAlign, MaxAlign);
320 !RegInfo->hasBasePointer(MF) &&
325 bool FitsInRedZone = FrameSize <= Subtarget.getRedZoneSize();
328 if (!DisableRedZone && CanUseRedZone && FitsInRedZone) {
338 maxCallFrameSize = std::max(maxCallFrameSize, minCallFrameSize);
343 maxCallFrameSize =
alignTo(maxCallFrameSize, Alignment);
346 if (NewMaxCallFrameSize)
347 *NewMaxCallFrameSize = maxCallFrameSize;
350 FrameSize += maxCallFrameSize;
353 FrameSize =
alignTo(FrameSize, Alignment);
391 unsigned FPReg = is31 ? PPC::R31 : PPC::R1;
392 unsigned FP8Reg = is31 ? PPC::X31 : PPC::X1;
396 unsigned BPReg = HasBP ? (
unsigned) RegInfo->getBaseRegister(MF) :
FPReg;
397 unsigned BP8Reg = HasBP ? (
unsigned) PPC::X30 : FP8Reg;
406 switch (MO.getReg()) {
444 bool TwoUniqueRegsRequired,
448 Register R0 = Subtarget.isPPC64() ? PPC::X0 : PPC::R0;
449 Register R12 = Subtarget.isPPC64() ? PPC::X12 : PPC::R12;
456 assert (SR1 &&
"Asking for the second scratch register but not the first?");
461 if ((UseAtEnd &&
MBB->isReturnBlock()) ||
462 (!UseAtEnd && (&
MBB->getParent()->front() ==
MBB)))
488 const PPCRegisterInfo *RegInfo = Subtarget.getRegisterInfo();
492 BitVector BV = RS.
getRegsAvailable(Subtarget.isPPC64() ? &PPC::G8RCRegClass :
499 for (
int i = 0; CSRegs[i]; ++i)
505 *SR1 = FirstScratchReg == -1 ? (unsigned)PPC::NoRegister : FirstScratchReg;
512 int SecondScratchReg = BV.
find_next(*SR1);
513 if (SecondScratchReg != -1)
514 *SR2 = SecondScratchReg;
516 *SR2 = TwoUniqueRegsRequired ?
Register() : *SR1;
521 if (BV.
count() < (TwoUniqueRegsRequired ? 2U : 1U))
536 const PPCRegisterInfo *RegInfo = Subtarget.getRegisterInfo();
540 int NegFrameSize = -FrameSize;
541 bool IsLargeFrame = !
isInt<16>(NegFrameSize);
544 bool HasRedZone = Subtarget.isPPC64() || !Subtarget.isSVR4ABI();
545 const PPCTargetLowering &TLI = *Subtarget.getTargetLowering();
547 return ((IsLargeFrame || !HasRedZone) && HasBP && MaxAlign > 1) ||
554 return findScratchRegister(TmpMBB,
false,
555 twoUniqueScratchRegsRequired(TmpMBB));
561 return findScratchRegister(TmpMBB,
true);
564bool PPCFrameLowering::stackUpdateCanBeMoved(
MachineFunction &MF)
const {
573 if (!Subtarget.
isELFv2ABI() || !Subtarget.isPPC64())
605 return !RegInfo->requiresFrameIndexScavenging(MF);
621 const bool HasFastMFLR = Subtarget.hasFastMFLR();
624 bool isPPC64 = Subtarget.isPPC64();
626 bool isSVR4ABI = Subtarget.isSVR4ABI();
627 bool isELFv2ABI = Subtarget.isELFv2ABI();
628 assert((isSVR4ABI || Subtarget.isAIXABI()) &&
"Unsupported PPC ABI.");
632 int64_t NegFrameSize = -FrameSize;
644 bool MustSaveCR = !MustSaveCRs.
empty();
646 bool HasFP =
hasFP(MF);
647 bool HasBP = RegInfo->hasBasePointer(MF);
648 bool HasRedZone = isPPC64 || !isSVR4ABI;
649 const bool HasROPProtect = Subtarget.hasROPProtect();
650 bool HasPrivileged = Subtarget.hasPrivileged();
653 Register BPReg = RegInfo->getBaseRegister(MF);
655 Register LRReg = isPPC64 ? PPC::LR8 : PPC::LR;
656 Register TOCReg = isPPC64 ? PPC::X2 : PPC::R2;
658 Register TempReg = isPPC64 ? PPC::X12 : PPC::R12;
666 const MCInstrDesc& StoreUpdtIdxInst =
TII.get(isPPC64 ? PPC::STDUX
670 const MCInstrDesc& SubtractCarryingInst =
TII.get(isPPC64 ? PPC::SUBFC8
672 const MCInstrDesc& SubtractImmCarryingInst =
TII.get(isPPC64 ? PPC::SUBFIC8
674 const MCInstrDesc &MoveFromCondRegInst =
TII.get(isPPC64 ? PPC::MFCR8
676 const MCInstrDesc &StoreWordInst =
TII.get(isPPC64 ? PPC::STW8 : PPC::STW);
678 TII.get(isPPC64 ? (HasPrivileged ? PPC::HASHSTP8 : PPC::HASHST8)
679 : (HasPrivileged ? PPC::HASHSTP : PPC::HASHST));
686 "FrameSize must be >0 to save/restore the FP or LR for 32-bit SVR4.");
689 bool SingleScratchReg = findScratchRegister(
690 &
MBB,
false, twoUniqueScratchRegsRequired(&
MBB), &ScratchReg, &TempReg);
691 assert(SingleScratchReg &&
692 "Required number of registers not available in this block");
694 SingleScratchReg = ScratchReg == TempReg;
698 int64_t FPOffset = 0;
702 assert(FPIndex &&
"No Frame Pointer Save Slot!");
706 int64_t BPOffset = 0;
710 assert(BPIndex &&
"No Base Pointer Save Slot!");
714 int64_t PBPOffset = 0;
718 assert(PBPIndex &&
"No PIC Base Pointer Save Slot!");
724 if (HasBP && MaxAlign > 1)
725 assert(
Log2(MaxAlign) < 16 &&
"Invalid alignment!");
729 bool isLargeFrame = !
isInt<16>(NegFrameSize);
735 bool MovingStackUpdateDown =
false;
738 if (stackUpdateCanBeMoved(MF)) {
751 if (CSI.isSpilledToReg()) {
752 StackUpdateLoc =
MBBI;
753 MovingStackUpdateDown =
false;
757 int FrIdx = CSI.getFrameIdx();
766 MovingStackUpdateDown =
true;
770 StackUpdateLoc =
MBBI;
771 MovingStackUpdateDown =
false;
777 if (MovingStackUpdateDown) {
779 int FrIdx = CSI.getFrameIdx();
789 auto BuildMoveFromCR = [&]() {
790 if (isELFv2ABI && MustSaveCRs.
size() == 1) {
795 assert(isPPC64 &&
"V2 ABI is 64-bit only.");
802 for (
unsigned CRfield : MustSaveCRs)
809 if (MustSaveCR && SingleScratchReg &&
MustSaveLR) {
820 if (MustSaveCR && !(SingleScratchReg &&
MustSaveLR))
844 auto SaveLR = [&](int64_t
Offset) {
860 assert((ImmOffset <= -8 && ImmOffset >= -512) &&
861 "ROP hash save offset out of range.");
862 assert(((ImmOffset & 0x7) == 0) &&
863 "ROP hash save offset must be 8 byte aligned.");
876 assert(HasRedZone &&
"A red zone is always available on PPC64");
893 if (HasBP && HasRedZone) {
904 (HasBP && MaxAlign > 1) || isLargeFrame;
914 (HasSTUX || !
isInt<16>(FrameSize + LROffset) || HasROPProtect))
924 TII.get(isPPC64 ? PPC::PROBED_STACKALLOC_64
925 : PPC::PROBED_STACKALLOC_32))
939 if (HasBP && MaxAlign > 1) {
956 assert(!SingleScratchReg &&
"Only a single scratch reg available");
957 TII.materializeImmPostRA(
MBB,
MBBI, dl, TempReg, NegFrameSize);
967 }
else if (!isLargeFrame) {
973 TII.materializeImmPostRA(
MBB,
MBBI, dl, ScratchReg, NegFrameSize);
984 assert(isELFv2ABI &&
"TOC saves in the prologue only supported on ELFv2");
992 assert(!isPPC64 &&
"A red zone is always available on PPC64");
1008 if (ScratchReg == PPC::R0) {
1017 .
addImm(FPOffset-LastOffset);
1018 LastOffset = FPOffset;
1029 .
addImm(PBPOffset-LastOffset);
1030 LastOffset = PBPOffset;
1040 .
addImm(BPOffset-LastOffset);
1041 LastOffset = BPOffset;
1085 .
addImm(FrameSize + FPOffset)
1090 .
addImm(FrameSize + PBPOffset)
1095 .
addImm(FrameSize + BPOffset)
1105 if (!HasSTUX &&
MustSaveLR && !HasFastMFLR &&
1106 isInt<16>(FrameSize + LROffset) && !HasROPProtect)
1107 SaveLR(LROffset + FrameSize);
1117 unsigned Reg =
MRI->getDwarfRegNum(BPReg,
true);
1131 unsigned Reg =
MRI->getDwarfRegNum(
FPReg,
true);
1140 unsigned Reg =
MRI->getDwarfRegNum(PPC::R30,
true);
1149 unsigned Reg =
MRI->getDwarfRegNum(BPReg,
true);
1158 unsigned Reg =
MRI->getDwarfRegNum(LRReg,
true);
1172 if (!HasBP && needsCFI) {
1175 unsigned Reg =
MRI->getDwarfRegNum(
FPReg,
true);
1190 if (Reg == PPC::LR || Reg == PPC::LR8 || Reg == PPC::RM)
continue;
1194 if (PPC::CRBITRCRegClass.
contains(Reg))
1197 if ((Reg == PPC::X2 || Reg == PPC::R2) && MustSaveTOC)
1202 if (isSVR4ABI && isPPC64 && (PPC::CR2 <= Reg && Reg <= PPC::CR4)) {
1206 Register CRReg = isELFv2ABI? Reg : PPC::CR2;
1208 nullptr,
MRI->getDwarfRegNum(CRReg,
true), CRSaveOffset));
1214 if (
I.isSpilledToReg()) {
1215 unsigned SpilledReg =
I.getDstReg();
1217 nullptr,
MRI->getDwarfRegNum(Reg,
true),
1218 MRI->getDwarfRegNum(SpilledReg,
true)));
1226 if (MovingStackUpdateDown)
1230 nullptr,
MRI->getDwarfRegNum(Reg,
true),
Offset));
1240 bool isPPC64 = Subtarget.isPPC64();
1248 int Opc =
MI.getOpcode();
1249 return Opc == PPC::PROBED_STACKALLOC_64 ||
Opc == PPC::PROBED_STACKALLOC_32;
1251 if (StackAllocMIPos == PrologMBB.
end())
1257 int64_t NegFrameSize =
MI.getOperand(2).getImm();
1259 int64_t NegProbeSize = -(int64_t)ProbeSize;
1261 int64_t NumBlocks = NegFrameSize / NegProbeSize;
1262 int64_t NegResidualSize = NegFrameSize % NegProbeSize;
1264 Register ScratchReg =
MI.getOperand(0).getReg();
1267 bool HasBP = RegInfo->hasBasePointer(MF);
1268 Register BPReg = RegInfo->getBaseRegister(MF);
1270 bool HasRedZone = Subtarget.isPPC64() || !Subtarget.isSVR4ABI();
1271 const MCInstrDesc &CopyInst =
TII.get(isPPC64 ? PPC::OR8 : PPC::OR);
1275 unsigned RegNum =
MRI->getDwarfRegNum(Reg,
true);
1284 unsigned RegNum =
MRI->getDwarfRegNum(Reg,
true);
1285 unsigned CFIIndex =
MBB.getParent()->addFrameInst(
1291 auto CanUseDForm = [](int64_t Imm) {
return isInt<16>(Imm) && Imm % 4 == 0; };
1311 Register NegSizeReg,
bool UseDForm,
1353 assert(HasBP &&
"The function is supposed to have base pointer when its "
1354 "stack is realigned.");
1361 assert(ProbeSize >= Subtarget.getRedZoneSize() &&
1362 "Probe size should be larger or equal to the size of red-zone so "
1363 "that red-zone is not clobbered by probing.");
1369 NegProbeSize = std::max(NegProbeSize, -((int64_t)1 << 15));
1371 "NegProbeSize should be materializable by DForm");
1388 MF.
insert(MBBInsertPoint, ProbeLoopBodyMBB);
1390 MF.
insert(MBBInsertPoint, ProbeExitMBB);
1393 Register BackChainPointer = HasRedZone ? BPReg : TempReg;
1394 allocateAndProbe(*ProbeExitMBB, ProbeExitMBB->
end(), 0, ScratchReg,
false,
1399 BuildMI(*ProbeExitMBB, ProbeExitMBB->
end(),
DL, CopyInst, TempReg)
1407 BuildMI(&
MBB,
DL,
TII.get(isPPC64 ? PPC::SUBF8 : PPC::SUBF), ScratchReg)
1419 MBB.addSuccessor(ProbeLoopBodyMBB);
1420 MBB.addSuccessor(ProbeExitMBB);
1424 Register BackChainPointer = HasRedZone ? BPReg : TempReg;
1425 allocateAndProbe(*ProbeLoopBodyMBB, ProbeLoopBodyMBB->
end(), NegProbeSize,
1426 0,
true , BackChainPointer);
1427 BuildMI(ProbeLoopBodyMBB,
DL,
TII.get(isPPC64 ? PPC::ADDI8 : PPC::ADDI),
1431 BuildMI(ProbeLoopBodyMBB,
DL,
TII.get(isPPC64 ? PPC::CMPDI : PPC::CMPWI),
1438 .
addMBB(ProbeLoopBodyMBB);
1444 return ProbeExitMBB;
1449 if (HasBP && MaxAlign > 1) {
1462 BuildMI(*CurrentMBB, {
MI},
DL,
TII.get(isPPC64 ? PPC::SUBF8 : PPC::SUBF),
1466 MaterializeImm(*CurrentMBB, {
MI}, NegFrameSize, ScratchReg);
1467 BuildMI(*CurrentMBB, {
MI},
DL,
TII.get(isPPC64 ? PPC::ADD8 : PPC::ADD4),
1471 CurrentMBB = probeRealignedStack(*CurrentMBB, {
MI}, ScratchReg,
FPReg);
1479 buildDefCFA(*CurrentMBB, {
MI},
FPReg, 0);
1481 if (NegResidualSize) {
1482 bool ResidualUseDForm = CanUseDForm(NegResidualSize);
1483 if (!ResidualUseDForm)
1484 MaterializeImm(*CurrentMBB, {
MI}, NegResidualSize, ScratchReg);
1485 allocateAndProbe(*CurrentMBB, {
MI}, NegResidualSize, ScratchReg,
1486 ResidualUseDForm,
FPReg);
1488 bool UseDForm = CanUseDForm(NegProbeSize);
1490 if (NumBlocks < 3) {
1492 MaterializeImm(*CurrentMBB, {
MI}, NegProbeSize, ScratchReg);
1493 for (
int i = 0; i < NumBlocks; ++i)
1494 allocateAndProbe(*CurrentMBB, {
MI}, NegProbeSize, ScratchReg, UseDForm,
1505 MaterializeImm(*CurrentMBB, {
MI}, NumBlocks, ScratchReg);
1506 BuildMI(*CurrentMBB, {
MI},
DL,
TII.get(isPPC64 ? PPC::MTCTR8 : PPC::MTCTR))
1509 MaterializeImm(*CurrentMBB, {
MI}, NegProbeSize, ScratchReg);
1514 MF.
insert(MBBInsertPoint, LoopMBB);
1516 MF.
insert(MBBInsertPoint, ExitMBB);
1518 allocateAndProbe(*LoopMBB, LoopMBB->
end(), NegProbeSize, ScratchReg,
1520 BuildMI(LoopMBB,
DL,
TII.get(isPPC64 ? PPC::BDNZ8 : PPC::BDNZ))
1525 ExitMBB->
splice(ExitMBB->
end(), CurrentMBB,
1539 MI.eraseFromParent();
1548 dl =
MBBI->getDebugLoc();
1560 bool isPPC64 = Subtarget.isPPC64();
1566 bool MustSaveCR = !MustSaveCRs.
empty();
1568 bool HasFP =
hasFP(MF);
1569 bool HasBP = RegInfo->hasBasePointer(MF);
1570 bool HasRedZone = Subtarget.isPPC64() || !Subtarget.isSVR4ABI();
1571 bool HasROPProtect = Subtarget.hasROPProtect();
1572 bool HasPrivileged = Subtarget.hasPrivileged();
1575 Register BPReg = RegInfo->getBaseRegister(MF);
1578 Register TempReg = isPPC64 ? PPC::X12 : PPC::R12;
1583 const MCInstrDesc& LoadImmShiftedInst =
TII.get( isPPC64 ? PPC::LIS8
1595 const MCInstrDesc& MoveToCRInst =
TII.get( isPPC64 ? PPC::MTOCRF8
1598 TII.get(isPPC64 ? (HasPrivileged ? PPC::HASHCHKP8 : PPC::HASHCHK8)
1599 : (HasPrivileged ? PPC::HASHCHKP : PPC::HASHCHK));
1602 int64_t FPOffset = 0;
1605 bool SingleScratchReg = findScratchRegister(&
MBB,
true,
false, &ScratchReg,
1607 assert(SingleScratchReg &&
1608 "Could not find an available scratch register");
1610 SingleScratchReg = ScratchReg == TempReg;
1614 assert(FPIndex &&
"No Frame Pointer Save Slot!");
1618 int64_t BPOffset = 0;
1621 assert(BPIndex &&
"No Base Pointer Save Slot!");
1625 int64_t PBPOffset = 0;
1628 assert(PBPIndex &&
"No PIC Base Pointer Save Slot!");
1632 bool IsReturnBlock = (
MBBI !=
MBB.end() &&
MBBI->isReturn());
1634 if (IsReturnBlock) {
1635 unsigned RetOpcode =
MBBI->getOpcode();
1636 bool UsesTCRet = RetOpcode == PPC::TCRETURNri ||
1637 RetOpcode == PPC::TCRETURNdi ||
1638 RetOpcode == PPC::TCRETURNai ||
1639 RetOpcode == PPC::TCRETURNri8 ||
1640 RetOpcode == PPC::TCRETURNdi8 ||
1641 RetOpcode == PPC::TCRETURNai8;
1646 assert(StackAdjust.
isImm() &&
"Expecting immediate value.");
1648 int StackAdj = StackAdjust.
getImm();
1649 int Delta = StackAdj - MaxTCRetDelta;
1650 assert((Delta >= 0) &&
"Delta must be positive");
1651 if (MaxTCRetDelta>0)
1652 FrameSize += (StackAdj +Delta);
1654 FrameSize += StackAdj;
1660 bool isLargeFrame = !
isInt<16>(FrameSize);
1674 unsigned RBReg =
SPReg;
1682 if (stackUpdateCanBeMoved(MF)) {
1687 if (CSI.isSpilledToReg()) {
1688 StackUpdateLoc =
MBBI;
1691 int FrIdx = CSI.getFrameIdx();
1703 StackUpdateLoc =
MBBI;
1716 if (HasRedZone && HasBP) {
1726 assert(HasFP &&
"Expecting a valid frame pointer.");
1729 if (!isLargeFrame) {
1733 TII.materializeImmPostRA(
MBB,
MBBI, dl, ScratchReg, FrameSize);
1747 assert(FPOffset <= 0 && BPOffset <= 0 && PBPOffset <= 0 &&
1748 "Local offsets should be negative");
1750 FPOffset += FrameSize;
1751 BPOffset += FrameSize;
1752 PBPOffset += FrameSize;
1770 assert(RBReg != ScratchReg &&
"Should have avoided ScratchReg");
1777 if (MustSaveCR && SingleScratchReg &&
MustSaveLR) {
1780 assert(HasRedZone &&
"Expecting red zone");
1784 for (
unsigned i = 0, e = MustSaveCRs.
size(); i != e; ++i)
1793 bool LoadedLR =
false;
1801 if (MustSaveCR && !(SingleScratchReg &&
MustSaveLR)) {
1802 assert(RBReg ==
SPReg &&
"Should be using SP as a base register");
1811 if (HasRedZone || RBReg ==
SPReg)
1833 if (RBReg !=
SPReg || SPAdd != 0) {
1834 assert(!HasRedZone &&
"This should not happen with red zone");
1845 assert(RBReg != ScratchReg &&
"Should be using FP or SP as base register");
1860 for (
unsigned i = 0, e = MustSaveCRs.
size(); i != e; ++i)
1867 if (HasROPProtect) {
1870 assert((ImmOffset <= -8 && ImmOffset >= -512) &&
1871 "ROP hash check location offset out of range.");
1872 assert(((ImmOffset & 0x7) == 0) &&
1873 "ROP hash check location offset must be 8 byte aligned.");
1884 if (IsReturnBlock) {
1885 unsigned RetOpcode =
MBBI->getOpcode();
1887 (RetOpcode == PPC::BLR || RetOpcode == PPC::BLR8) &&
1892 if (CallerAllocatedAmt &&
isInt<16>(CallerAllocatedAmt)) {
1897 .
addImm(CallerAllocatedAmt >> 16);
1900 .
addImm(CallerAllocatedAmt & 0xFFFF);
1907 createTailCallBranchInstr(
MBB);
1916 assert(
MBBI !=
MBB.end() &&
"Failed to find the first terminator.");
1928 unsigned RetOpcode =
MBBI->getOpcode();
1929 if (RetOpcode == PPC::TCRETURNdi) {
1930 MBBI =
MBB.getLastNonDebugInstr();
1940 }
else if (RetOpcode == PPC::TCRETURNri) {
1941 MBBI =
MBB.getLastNonDebugInstr();
1942 assert(
MBBI->getOperand(0).isReg() &&
"Expecting register operand.");
1944 }
else if (RetOpcode == PPC::TCRETURNai) {
1946 MachineOperand &JumpTarget =
MBBI->getOperand(0);
1948 }
else if (RetOpcode == PPC::TCRETURNdi8) {
1950 MachineOperand &JumpTarget =
MBBI->getOperand(0);
1959 }
else if (RetOpcode == PPC::TCRETURNri8) {
1961 assert(
MBBI->getOperand(0).isReg() &&
"Expecting register operand.");
1963 }
else if (RetOpcode == PPC::TCRETURNai8) {
1965 MachineOperand &JumpTarget =
MBBI->getOperand(0);
1974 if (Subtarget.isAIXABI())
1981 SavedRegs.
reset(PPC::VSRp26);
1982 SavedRegs.
reset(PPC::VSRp27);
1983 SavedRegs.
reset(PPC::VSRp28);
1984 SavedRegs.
reset(PPC::VSRp29);
1985 SavedRegs.
reset(PPC::VSRp30);
1986 SavedRegs.
reset(PPC::VSRp31);
1992 SavedRegs.
reset(LR);
1996 const bool isPPC64 = Subtarget.isPPC64();
2010 if (!BPSI && RegInfo->hasBasePointer(MF)) {
2030 SavedRegs.
reset(isPPC64 ? PPC::X31 : PPC::R31);
2031 if (RegInfo->hasBasePointer(MF)) {
2032 SavedRegs.
reset(RegInfo->getBaseRegister(MF));
2035 if (!
needsFP(MF) && !SavedRegs.
test(isPPC64 ? PPC::X31 : PPC::R31) &&
2036 Subtarget.isAIXABI()) {
2038 (RegInfo->getBaseRegister(MF) == (isPPC64 ? PPC::X30 : PPC::R30)) &&
2039 "Invalid base register on AIX!");
2040 SavedRegs.
set(isPPC64 ? PPC::X31 : PPC::R31);
2044 SavedRegs.
reset(PPC::R30);
2059 if ((SavedRegs.
test(PPC::CR2) || SavedRegs.
test(PPC::CR3) ||
2060 SavedRegs.
test(PPC::CR4))) {
2062 const int64_t SpillOffset =
2063 Subtarget.isPPC64() ? 8 : Subtarget.isAIXABI() ? 4 : -4;
2083 "MFI can't contain multiple restore points!");
2086 createTailCallBranchInstr(
MBB);
2091 if (CSI.empty() && !
needsFP(MF)) {
2096 unsigned MinGPR = PPC::R31;
2097 unsigned MinG8R = PPC::X31;
2098 unsigned MinFPR = PPC::F31;
2099 unsigned MinVR = Subtarget.hasSPE() ? PPC::S31 : PPC::V31;
2101 bool HasGPSaveArea =
false;
2102 bool HasG8SaveArea =
false;
2103 bool HasFPSaveArea =
false;
2104 bool HasVRSaveArea =
false;
2114 (Reg != PPC::X2 && Reg != PPC::R2)) &&
2115 "Not expecting to try to spill R2 in a function that must save TOC");
2116 if (PPC::GPRCRegClass.
contains(Reg)) {
2117 HasGPSaveArea =
true;
2124 }
else if (PPC::G8RCRegClass.
contains(Reg)) {
2125 HasG8SaveArea =
true;
2132 }
else if (PPC::F8RCRegClass.
contains(Reg)) {
2133 HasFPSaveArea =
true;
2140 }
else if (PPC::CRBITRCRegClass.
contains(Reg) ||
2143 }
else if (PPC::VRRCRegClass.
contains(Reg) ||
2144 PPC::SPERCRegClass.
contains(Reg)) {
2147 HasVRSaveArea =
true;
2162 int64_t LowerBound = 0;
2168 LowerBound = TCSPDelta;
2173 if (HasFPSaveArea) {
2175 int FI =
FPReg.getFrameIdx();
2180 LowerBound -= (31 -
TRI->getEncodingValue(MinFPR) + 1) * 8;
2187 assert(FI &&
"No Frame Pointer Save Slot!");
2190 HasGPSaveArea =
true;
2195 assert(FI &&
"No PIC Base Pointer Save Slot!");
2198 MinGPR = std::min<unsigned>(MinGPR, PPC::R30);
2199 HasGPSaveArea =
true;
2203 if (RegInfo->hasBasePointer(MF)) {
2205 assert(FI &&
"No Base Pointer Save Slot!");
2208 Register BP = RegInfo->getBaseRegister(MF);
2209 if (PPC::G8RCRegClass.
contains(BP)) {
2210 MinG8R = std::min<unsigned>(MinG8R, BP);
2211 HasG8SaveArea =
true;
2212 }
else if (PPC::GPRCRegClass.
contains(BP)) {
2213 MinGPR = std::min<unsigned>(MinGPR, BP);
2214 HasGPSaveArea =
true;
2220 if (HasGPSaveArea || HasG8SaveArea) {
2224 if (!GPReg.isSpilledToReg()) {
2225 int FI = GPReg.getFrameIdx();
2233 if (!G8Reg.isSpilledToReg()) {
2234 int FI = G8Reg.getFrameIdx();
2240 std::min<unsigned>(
TRI->getEncodingValue(MinGPR),
2241 TRI->getEncodingValue(MinG8R));
2243 const unsigned GPRegSize = Subtarget.isPPC64() ? 8 : 4;
2244 LowerBound -= (31 - MinReg + 1) * GPRegSize;
2252 if (
spillsCR(MF) && Subtarget.is32BitELFABI()) {
2254 for (
const auto &CSInfo : CSI) {
2255 if (CSInfo.getReg() == PPC::CR2) {
2256 int FI = CSInfo.getFrameIdx();
2267 if (HasVRSaveArea) {
2273 assert(LowerBound <= 0 &&
"Expect LowerBound have a non-positive value!");
2274 LowerBound &= ~(15);
2277 int FI = VReg.getFrameIdx();
2304 bool NeedSpills = Subtarget.hasSPE() ? !
isInt<8>(StackSize) : !
isInt<16>(StackSize);
2312 unsigned Size =
TRI.getSpillSize(RC);
2313 Align Alignment =
TRI.getSpillAlign(RC);
2333 std::vector<CalleeSavedInfo> &CSI)
const {
2339 const MCPhysReg *CSRegs = RegInfo->getCalleeSavedRegs(&MF);
2342 if (Subtarget.hasSPE()) {
2346 for (
auto &CalleeSaveReg : CSI) {
2349 MCRegister Higher = RegInfo->getSubReg(Reg, PPC::sub_32_hi_phony);
2354 !
MRI.isPhysRegModified(Higher))
2367 for (
unsigned i = 0; CSRegs[i]; ++i)
2368 BVCalleeSaved.
set(CSRegs[i]);
2370 for (
unsigned Reg : BVAllocatable.
set_bits()) {
2373 if (BVCalleeSaved[Reg] || !PPC::VSRCRegClass.
contains(Reg) ||
2374 MRI.isPhysRegUsed(Reg))
2375 BVAllocatable.
reset(Reg);
2378 bool AllSpilledToReg =
true;
2379 unsigned LastVSRUsedForSpill = 0;
2380 for (
auto &CS : CSI) {
2381 if (BVAllocatable.
none())
2386 if (!PPC::G8RCRegClass.
contains(Reg)) {
2387 AllSpilledToReg =
false;
2393 if (LastVSRUsedForSpill != 0) {
2394 CS.setDstReg(LastVSRUsedForSpill);
2395 BVAllocatable.
reset(LastVSRUsedForSpill);
2396 LastVSRUsedForSpill = 0;
2400 unsigned VolatileVFReg = BVAllocatable.
find_first();
2401 if (VolatileVFReg < BVAllocatable.
size()) {
2402 CS.setDstReg(VolatileVFReg);
2403 LastVSRUsedForSpill = VolatileVFReg;
2405 AllSpilledToReg =
false;
2408 return AllSpilledToReg;
2420 bool CRSpilled =
false;
2424 VSRContainingGPRs.clear();
2429 if (Info.isSpilledToReg()) {
2430 auto &SpilledVSR = VSRContainingGPRs[Info.getDstReg()];
2431 assert(SpilledVSR.second == 0 &&
2432 "Can't spill more than two GPRs into VSR!");
2433 if (SpilledVSR.first == 0)
2434 SpilledVSR.first = Info.getReg();
2436 SpilledVSR.second = Info.getReg();
2444 bool IsCRField = PPC::CR2 <= Reg && Reg <= PPC::CR4;
2452 bool IsLiveIn =
MRI.isLiveIn(Reg);
2456 if (CRSpilled && IsCRField) {
2462 if ((Reg == PPC::X2 || Reg == PPC::R2) && MustSaveTOC)
2468 if (!Subtarget.is32BitELFABI()) {
2480 MBB.insert(
MI, CRMIB);
2487 if (
I.isSpilledToReg()) {
2488 unsigned Dst =
I.getDstReg();
2493 const auto &VSR = VSRContainingGPRs[Dst];
2494 if (VSR.second != 0) {
2495 assert(Subtarget.hasP9Vector() &&
2496 "mtvsrdd is unavailable on pre-P9 targets.");
2502 }
else if (VSR.second == 0) {
2503 assert(Subtarget.hasP8Vector() &&
2504 "Can't move GPR to VSR on pre-P8 targets.");
2508 TRI->getSubReg(Dst, PPC::sub_64))
2521 if (Subtarget.needsSwapsForVSXMemOps() &&
2523 TII.storeRegToStackSlotNoUpd(
MBB,
MI, Reg, !IsLiveIn,
2524 I.getFrameIdx(), RC,
TRI);
2526 TII.storeRegToStackSlot(
MBB,
MI, Reg, !IsLiveIn,
I.getFrameIdx(), RC,
2534static void restoreCRs(
bool is31,
bool CR2Spilled,
bool CR3Spilled,
2542 unsigned MoveReg = PPC::R12;
2547 CSI[CSIIndex].getFrameIdx()));
2549 unsigned RestoreOp = PPC::MTOCRF;
2568 I->getOpcode() == PPC::ADJCALLSTACKUP) {
2570 if (
int CalleeAmt =
I->getOperand(1).getImm()) {
2571 bool is64Bit = Subtarget.isPPC64();
2573 unsigned StackReg =
is64Bit ? PPC::X1 : PPC::R1;
2574 unsigned TmpReg =
is64Bit ? PPC::X0 : PPC::R0;
2575 unsigned ADDIInstr =
is64Bit ? PPC::ADDI8 : PPC::ADDI;
2576 unsigned ADDInstr =
is64Bit ? PPC::ADD8 : PPC::ADD4;
2577 unsigned LISInstr =
is64Bit ? PPC::LIS8 : PPC::LIS;
2578 unsigned ORIInstr =
is64Bit ? PPC::ORI8 : PPC::ORI;
2588 .
addImm(CalleeAmt >> 16);
2591 .
addImm(CalleeAmt & 0xFFFF);
2599 return MBB.erase(
I);
2603 return PPC::CR2 ==
Reg ||
Reg == PPC::CR3 ||
Reg == PPC::CR4;
2613 bool CR2Spilled =
false;
2614 bool CR3Spilled =
false;
2615 bool CR4Spilled =
false;
2616 unsigned CSIIndex = 0;
2622 bool AtStart =
I ==
MBB.begin();
2627 for (
unsigned i = 0, e = CSI.
size(); i != e; ++i) {
2630 if ((Reg == PPC::X2 || Reg == PPC::R2) && MustSaveTOC)
2638 if (Reg == PPC::CR2) {
2644 }
else if (Reg == PPC::CR3) {
2647 }
else if (Reg == PPC::CR4) {
2653 if (CR2Spilled || CR3Spilled || CR4Spilled) {
2655 restoreCRs(is31, CR2Spilled, CR3Spilled, CR4Spilled,
MBB,
I, CSI,
2657 CR2Spilled = CR3Spilled = CR4Spilled =
false;
2660 if (CSI[i].isSpilledToReg()) {
2662 unsigned Dst = CSI[i].getDstReg();
2667 const auto &VSR = VSRContainingGPRs[Dst];
2668 if (VSR.second != 0) {
2669 assert(Subtarget.hasP9Vector());
2670 NumPEReloadVSR += 2;
2674 }
else if (VSR.second == 0) {
2675 assert(Subtarget.hasP8Vector());
2691 if (Subtarget.needsSwapsForVSXMemOps() &&
2693 TII.loadRegFromStackSlotNoUpd(
MBB,
I, Reg, CSI[i].getFrameIdx(), RC,
2696 TII.loadRegFromStackSlot(
MBB,
I, Reg, CSI[i].getFrameIdx(), RC,
TRI,
2700 "loadRegFromStackSlot didn't insert any code!");
2714 if (CR2Spilled || CR3Spilled || CR4Spilled) {
2715 assert(Subtarget.is32BitELFABI() &&
2716 "Only set CR[2|3|4]Spilled on 32-bit SVR4.");
2718 restoreCRs(is31, CR2Spilled, CR3Spilled, CR4Spilled,
MBB,
I, CSI, CSIIndex);
2725 return TOCSaveOffset;
2729 return FramePointerSaveOffset;
2733 return BasePointerSaveOffset;
2751 assert(Subtarget.isAIXABI() &&
2752 "Function updateCalleeSaves should only be called for AIX.");
2755 if (SavedRegs.
none())
2759 Subtarget.getRegisterInfo()->getCalleeSavedRegs(&MF);
2769 for (
int i = 0; CSRegs[i]; i++) {
2773 if (!SavedRegs.
test(Cand))
2778 if (Cand == PPC::X2 || Cand == PPC::R2) {
2779 SavedRegs.
set(Cand);
2783 if (PPC::GPRCRegClass.
contains(Cand) && Cand < LowestGPR)
2785 else if (PPC::G8RCRegClass.
contains(Cand) && Cand < LowestG8R)
2787 else if ((PPC::F4RCRegClass.
contains(Cand) ||
2788 PPC::F8RCRegClass.
contains(Cand)) &&
2791 else if (PPC::VRRCRegClass.
contains(Cand) && Cand < LowestVR)
2795 for (
int i = 0; CSRegs[i]; i++) {
2797 if ((PPC::GPRCRegClass.
contains(Cand) && Cand > LowestGPR) ||
2798 (PPC::G8RCRegClass.
contains(Cand) && Cand > LowestG8R) ||
2799 ((PPC::F4RCRegClass.
contains(Cand) ||
2800 PPC::F8RCRegClass.
contains(Cand)) &&
2801 Cand > LowestFPR) ||
2802 (PPC::VRRCRegClass.
contains(Cand) && Cand > LowestVR))
2803 SavedRegs.
set(Cand);
2815 if (Subtarget.isPPC64())
unsigned const MachineRegisterInfo * MRI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
MachineBasicBlock MachineBasicBlock::iterator MBBI
const HexagonInstrInfo * TII
This file implements the LivePhysRegs utility for tracking liveness of physical registers.
Register const TargetRegisterInfo * TRI
Promote Memory to Register
static bool MustSaveLR(const MachineFunction &MF, MCRegister LR)
MustSaveLR - Return true if this function requires that we save the LR register onto the stack in the...
static bool hasSpills(const MachineFunction &MF)
static unsigned computeCRSaveOffset(const PPCSubtarget &STI)
static void restoreCRs(bool is31, bool CR2Spilled, bool CR3Spilled, bool CR4Spilled, MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, ArrayRef< CalleeSavedInfo > CSI, unsigned CSIIndex)
static unsigned computeReturnSaveOffset(const PPCSubtarget &STI)
#define CALLEE_SAVED_FPRS
static cl::opt< bool > EnablePEVectorSpills("ppc-enable-pe-vector-spills", cl::desc("Enable spills in prologue to vector registers."), cl::init(false), cl::Hidden)
#define CALLEE_SAVED_GPRS32
#define CALLEE_SAVED_GPRS64
static unsigned computeLinkageSize(const PPCSubtarget &STI)
static unsigned computeFramePointerSaveOffset(const PPCSubtarget &STI)
static bool isCalleeSavedCR(unsigned Reg)
static unsigned computeTOCSaveOffset(const PPCSubtarget &STI)
static bool hasNonRISpills(const MachineFunction &MF)
static bool spillsCR(const MachineFunction &MF)
static unsigned computeBasePointerSaveOffset(const PPCSubtarget &STI)
static constexpr MCPhysReg FPReg
static constexpr MCPhysReg SPReg
This file declares the machine register scavenger class.
static bool contains(SmallPtrSetImpl< ConstantExpr * > &Cache, ConstantExpr *Expr, Constant *C)
This file defines the 'Statistic' class, which is designed to be an easy way to expose various metric...
#define STATISTIC(VARNAME, DESC)
static void buildDefCFAReg(MachineBasicBlock &MBB, MachineBasicBlock::iterator MBBI, const DebugLoc &DL, unsigned Reg, const SystemZInstrInfo *ZII)
static bool is64Bit(const char *name)
ArrayRef - Represent a constant reference to an array (0 or more elements consecutively in memory),...
size_t size() const
size - Get the array size.
LLVM Basic Block Representation.
bool test(unsigned Idx) const
int find_first() const
find_first - Returns the index of the first set bit, -1 if none of the bits are set.
size_type count() const
count - Returns the number of bits which are set.
int find_next(unsigned Prev) const
find_next - Returns the index of the next set bit following the "Prev" bit.
bool none() const
none - Returns true if none of the bits are set.
iterator_range< const_set_bits_iterator > set_bits() const
size_type size() const
size - Returns the number of bits in this bitvector.
The CalleeSavedInfo class tracks the information need to locate where a callee saved register is in t...
CallingConv::ID getCallingConv() const
getCallingConv()/setCallingConv(CC) - These method get and set the calling convention of this functio...
bool hasFnAttribute(Attribute::AttrKind Kind) const
Return true if the function has the attribute.
An instruction for reading from memory.
static MCCFIInstruction createDefCfaRegister(MCSymbol *L, unsigned Register, SMLoc Loc={})
.cfi_def_cfa_register modifies a rule for computing CFA.
static MCCFIInstruction createRegister(MCSymbol *L, unsigned Register1, unsigned Register2, SMLoc Loc={})
.cfi_register Previous value of Register1 is saved in register Register2.
static MCCFIInstruction cfiDefCfa(MCSymbol *L, unsigned Register, int64_t Offset, SMLoc Loc={})
.cfi_def_cfa defines a rule for computing CFA as: take address from Register and add Offset to it.
static MCCFIInstruction createOffset(MCSymbol *L, unsigned Register, int64_t Offset, SMLoc Loc={})
.cfi_offset Previous value of Register is saved at offset Offset from CFA.
static MCCFIInstruction cfiDefCfaOffset(MCSymbol *L, int64_t Offset, SMLoc Loc={})
.cfi_def_cfa_offset modifies a rule for computing CFA.
const MCRegisterInfo * getRegisterInfo() const
Describe properties that are true of each instruction in the target description file.
MCRegisterInfo base class - We assume that the target defines a static array of MCRegisterDesc object...
Wrapper class representing physical registers. Should be passed by value.
LLVM_ABI void transferSuccessorsAndUpdatePHIs(MachineBasicBlock *FromMBB)
Transfers all the successors, as in transferSuccessors, and update PHI operands in the successor bloc...
const BasicBlock * getBasicBlock() const
Return the LLVM basic block that this instance corresponded to originally.
LLVM_ABI void addSuccessor(MachineBasicBlock *Succ, BranchProbability Prob=BranchProbability::getUnknown())
Add Succ as a successor of this MachineBasicBlock.
LLVM_ABI DebugLoc findDebugLoc(instr_iterator MBBI)
Find the next valid DebugLoc starting at MBBI, skipping any debug instructions.
LLVM_ABI iterator getLastNonDebugInstr(bool SkipPseudoOp=true)
Returns an iterator to the last non-debug instruction in the basic block, or end().
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
void splice(iterator Where, MachineBasicBlock *Other, iterator From)
Take an instruction from MBB 'Other' at the position From, and insert it into this MBB right before '...
MachineInstrBundleIterator< MachineInstr > iterator
The MachineFrameInfo class represents an abstract stack frame until prolog/epilog code is inserted.
void setMaxCallFrameSize(uint64_t S)
LLVM_ABI int CreateFixedObject(uint64_t Size, int64_t SPOffset, bool IsImmutable, bool isAliased=false)
Create a new object at a fixed location on the stack.
bool hasVarSizedObjects() const
This method may be called any time after instruction selection is complete to determine if the stack ...
uint64_t getStackSize() const
Return the number of bytes that must be allocated to hold all of the fixed size frame objects.
bool adjustsStack() const
Return true if this function adjusts the stack – e.g., when calling another function.
bool hasCalls() const
Return true if the current function has any function calls.
bool isFrameAddressTaken() const
This method may be called any time after instruction selection is complete to determine if there is a...
Align getMaxAlign() const
Return the alignment in bytes that this function must be aligned to, which is greater than the defaul...
void setObjectOffset(int ObjectIdx, int64_t SPOffset)
Set the stack frame offset of the specified object.
uint64_t getMaxCallFrameSize() const
Return the maximum size of a call frame that must be allocated for an outgoing function call.
bool hasPatchPoint() const
This method may be called any time after instruction selection is complete to determine if there is a...
LLVM_ABI int CreateSpillStackObject(uint64_t Size, Align Alignment)
Create a new statically sized stack object that represents a spill slot, returning a nonnegative iden...
LLVM_ABI uint64_t estimateStackSize(const MachineFunction &MF) const
Estimate and return the size of the stack frame.
bool hasTailCall() const
Returns true if the function contains a tail call.
bool hasStackMap() const
This method may be called any time after instruction selection is complete to determine if there is a...
const std::vector< CalleeSavedInfo > & getCalleeSavedInfo() const
Returns a reference to call saved info vector for the current function.
const SaveRestorePoints & getRestorePoints() const
int64_t getObjectOffset(int ObjectIdx) const
Return the assigned stack offset of the specified object from the incoming stack pointer.
void setStackSize(uint64_t Size)
Set the size of the stack.
bool isFixedObjectIndex(int ObjectIdx) const
Returns true if the specified index corresponds to a fixed stack object.
const SaveRestorePoints & getSavePoints() const
unsigned addFrameInst(const MCCFIInstruction &Inst)
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
bool exposesReturnsTwice() const
exposesReturnsTwice - Returns true if the function calls setjmp or any other similar functions with a...
bool needsFrameMoves() const
True if this function needs frame moves for debug or exceptions.
MachineFrameInfo & getFrameInfo()
getFrameInfo - Return the frame info object for the current function.
MCContext & getContext() const
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
Function & getFunction()
Return the LLVM function that this machine code represents.
BasicBlockListType::iterator iterator
Ty * getInfo()
getInfo - Keep track of various per-function pieces of information for backends that would like to do...
MachineBasicBlock * CreateMachineBasicBlock(const BasicBlock *BB=nullptr, std::optional< UniqueBBID > BBID=std::nullopt)
CreateMachineInstr - Allocate a new MachineInstr.
void insert(iterator MBBI, MachineBasicBlock *MBB)
const TargetMachine & getTarget() const
getTarget - Return the target machine this machine code is compiled with
const MachineInstrBuilder & addCFIIndex(unsigned CFIIndex) const
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
const MachineInstrBuilder & addMBB(MachineBasicBlock *MBB, unsigned TargetFlags=0) const
const MachineInstrBuilder & addDef(Register RegNo, unsigned Flags=0, unsigned SubReg=0) const
Add a virtual register definition operand.
Representation of each machine instruction.
MachineOperand class - Representation of each machine instruction operand.
const GlobalValue * getGlobal() const
bool isImm() const
isImm - Tests if this is a MO_Immediate operand.
bool isSymbol() const
isSymbol - Tests if this is a MO_ExternalSymbol operand.
bool isGlobal() const
isGlobal - Tests if this is a MO_GlobalAddress operand.
const char * getSymbolName() const
int64_t getOffset() const
Return the offset from the symbol in this operand.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
def_iterator def_begin(Register RegNo) const
defusechain_iterator< false, true, false, true, false > def_iterator
def_iterator/def_begin/def_end - Walk all defs of the specified register.
static def_iterator def_end()
MutableArrayRef - Represent a mutable reference to an array (0 or more elements consecutively in memo...
uint64_t getReturnSaveOffset() const
getReturnSaveOffset - Return the previous frame offset to save the return address.
bool needsFP(const MachineFunction &MF) const
void emitEpilogue(MachineFunction &MF, MachineBasicBlock &MBB) const override
bool canUseAsEpilogue(const MachineBasicBlock &MBB) const override
Check whether or not the given MBB can be used as a epilogue for the target.
uint64_t getStackThreshold() const override
getStackThreshold - Return the maximum stack size
void processFunctionBeforeFrameFinalized(MachineFunction &MF, RegScavenger *RS=nullptr) const override
processFunctionBeforeFrameFinalized - This method is called immediately before the specified function...
bool hasFPImpl(const MachineFunction &MF) const override
uint64_t getFramePointerSaveOffset() const
getFramePointerSaveOffset - Return the previous frame offset to save the frame pointer.
bool spillCalleeSavedRegisters(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, ArrayRef< CalleeSavedInfo > CSI, const TargetRegisterInfo *TRI) const override
spillCalleeSavedRegisters - Issues instruction(s) to spill all callee saved registers and returns tru...
unsigned getLinkageSize() const
getLinkageSize - Return the size of the PowerPC ABI linkage area.
MachineBasicBlock::iterator eliminateCallFramePseudoInstr(MachineFunction &MF, MachineBasicBlock &MBB, MachineBasicBlock::iterator I) const override
This method is called during prolog/epilog code insertion to eliminate call frame setup and destroy p...
const SpillSlot * getCalleeSavedSpillSlots(unsigned &NumEntries) const override
getCalleeSavedSpillSlots - This method returns a pointer to an array of pairs, that contains an entry...
void determineCalleeSaves(MachineFunction &MF, BitVector &SavedRegs, RegScavenger *RS=nullptr) const override
This method determines which of the registers reported by TargetRegisterInfo::getCalleeSavedRegs() sh...
bool canUseAsPrologue(const MachineBasicBlock &MBB) const override
Methods used by shrink wrapping to determine if MBB can be used for the function prologue/epilogue.
void emitPrologue(MachineFunction &MF, MachineBasicBlock &MBB) const override
emitProlog/emitEpilog - These methods insert prolog and epilog code into the function.
bool restoreCalleeSavedRegisters(MachineBasicBlock &MBB, MachineBasicBlock::iterator MI, MutableArrayRef< CalleeSavedInfo > CSI, const TargetRegisterInfo *TRI) const override
restoreCalleeSavedRegisters - Issues instruction(s) to restore all callee saved registers and returns...
void replaceFPWithRealFP(MachineFunction &MF) const
bool enableShrinkWrapping(const MachineFunction &MF) const override
Returns true if the target will correctly handle shrink wrapping.
uint64_t determineFrameLayout(const MachineFunction &MF, bool UseEstimate=false, unsigned *NewMaxCallFrameSize=nullptr) const
Determine the frame layout but do not update the machine function.
void addScavengingSpillSlot(MachineFunction &MF, RegScavenger *RS) const
PPCFrameLowering(const PPCSubtarget &STI)
bool assignCalleeSavedSpillSlots(MachineFunction &MF, const TargetRegisterInfo *TRI, std::vector< CalleeSavedInfo > &CSI) const override
This function will assign callee saved gprs to volatile vector registers for prologue spills when app...
uint64_t determineFrameLayoutAndUpdate(MachineFunction &MF, bool UseEstimate=false) const
Determine the frame layout and update the machine function.
void updateCalleeSaves(const MachineFunction &MF, BitVector &SavedRegs) const
void inlineStackProbe(MachineFunction &MF, MachineBasicBlock &PrologMBB) const override
Replace a StackProbe stub (if any) with the actual probe code inline.
uint64_t getTOCSaveOffset() const
getTOCSaveOffset - Return the previous frame offset to save the TOC register – 64-bit SVR4 ABI only.
uint64_t getBasePointerSaveOffset() const
getBasePointerSaveOffset - Return the previous frame offset to save the base pointer.
PPCFunctionInfo - This class is derived from MachineFunction private PowerPC target-specific informat...
int getTailCallSPDelta() const
const SmallVectorImpl< Register > & getMustSaveCRs() const
int getPICBasePointerSaveIndex() const
bool shrinkWrapDisabled() const
int getFramePointerSaveIndex() const
void addMustSaveCR(Register Reg)
void setBasePointerSaveIndex(int Idx)
bool hasNonRISpills() const
bool isLRStoreRequired() const
void setPICBasePointerSaveIndex(int Idx)
int getROPProtectionHashSaveIndex() const
unsigned getMinReservedArea() const
void setMustSaveLR(bool U)
MustSaveLR - This is set when the prolog/epilog inserter does its initial scan of the function.
void setCRSpillFrameIndex(int idx)
int getBasePointerSaveIndex() const
void setFramePointerSaveIndex(int Idx)
bool hasBasePointer(const MachineFunction &MF) const
const MCPhysReg * getCalleeSavedRegs(const MachineFunction *MF) const override
Code Generation virtual methods...
bool is32BitELFABI() const
const PPCInstrInfo * getInstrInfo() const override
unsigned getRedZoneSize() const
const PPCTargetMachine & getTargetMachine() const
const PPCRegisterInfo * getRegisterInfo() const override
bool hasInlineStackProbe(const MachineFunction &MF) const override
unsigned getStackProbeSize(const MachineFunction &MF) const
void enterBasicBlockEnd(MachineBasicBlock &MBB)
Start tracking liveness from the end of basic block MBB.
bool isRegUsed(Register Reg, bool includeReserved=true) const
Return if a specific register is currently used.
void backward()
Update internal register state and move MBB iterator backwards.
void enterBasicBlock(MachineBasicBlock &MBB)
Start tracking liveness from the begin of basic block MBB.
void addScavengingFrameIndex(int FI)
Add a scavenging frame index.
BitVector getRegsAvailable(const TargetRegisterClass *RC)
Return all available registers in the register class in Mask.
Wrapper class representing virtual and physical registers.
This class consists of common code factored out of the SmallVector class to reduce code duplication b...
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
An instruction for storing to memory.
bool hasFP(const MachineFunction &MF) const
hasFP - Return true if the specified function should have a dedicated frame pointer register.
virtual void determineCalleeSaves(MachineFunction &MF, BitVector &SavedRegs, RegScavenger *RS=nullptr) const
This method determines which of the registers reported by TargetRegisterInfo::getCalleeSavedRegs() sh...
virtual uint64_t getStackThreshold() const
getStackThreshold - Return the maximum stack size
TargetFrameLowering(StackDirection D, Align StackAl, int LAO, Align TransAl=Align(1), bool StackReal=true)
Align getStackAlign() const
getStackAlignment - This method returns the number of bytes to which the stack pointer must be aligne...
TargetInstrInfo - Interface to description of machine instruction set.
bool isPositionIndependent() const
LLVM_ABI bool DisableFramePointerElim(const MachineFunction &MF) const
DisableFramePointerElim - This returns true if frame pointer elimination optimization should be disab...
unsigned GuaranteedTailCallOpt
GuaranteedTailCallOpt - This flag is enabled when -tailcallopt is specified on the commandline.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
self_iterator getIterator()
#define llvm_unreachable(msg)
Marks that the current location is not supposed to be reachable.
constexpr char Align[]
Key for Kernel::Arg::Metadata::mAlign.
@ Fast
Attempts to make calls as fast as possible (e.g.
@ Kill
The last use of a register.
initializer< Ty > init(const Ty &Val)
This is an optimization pass for GlobalISel generic memory operations.
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
constexpr bool isInt(int64_t x)
Checks if an integer fits into the given bit width.
static const MachineInstrBuilder & addFrameReference(const MachineInstrBuilder &MIB, int FI, int Offset=0, bool mem=true)
addFrameReference - This function is used to add a reference to the base of an abstract object on the...
constexpr bool isPowerOf2_64(uint64_t Value)
Return true if the argument is a power of two > 0 (64 bit edition.)
unsigned getKillRegState(bool B)
uint16_t MCPhysReg
An unsigned integer type large enough to represent all physical registers, but not necessarily virtua...
uint64_t alignTo(uint64_t Size, Align A)
Returns a multiple of A needed to store Size bytes.
auto find_if(R &&Range, UnaryPredicate P)
Provide wrappers to std::find_if which take ranges instead of having to pass begin/end explicitly.
unsigned Log2(Align A)
Returns the log2 of the alignment.
void fullyRecomputeLiveIns(ArrayRef< MachineBasicBlock * > MBBs)
Convenience function for recomputing live-in's for a set of MBBs until the computation converges.
This struct is a compact representation of a valid (non-zero power of two) alignment.