Thanks to visit codestin.com
Credit goes to llvm.org

LLVM 22.0.0git
SIFixSGPRCopies.cpp
Go to the documentation of this file.
1//===- SIFixSGPRCopies.cpp - Remove potential VGPR => SGPR copies ---------===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9/// \file
10/// Copies from VGPR to SGPR registers are illegal and the register coalescer
11/// will sometimes generate these illegal copies in situations like this:
12///
13/// Register Class <vsrc> is the union of <vgpr> and <sgpr>
14///
15/// BB0:
16/// %0 <sgpr> = SCALAR_INST
17/// %1 <vsrc> = COPY %0 <sgpr>
18/// ...
19/// BRANCH %cond BB1, BB2
20/// BB1:
21/// %2 <vgpr> = VECTOR_INST
22/// %3 <vsrc> = COPY %2 <vgpr>
23/// BB2:
24/// %4 <vsrc> = PHI %1 <vsrc>, <%bb.0>, %3 <vrsc>, <%bb.1>
25/// %5 <vgpr> = VECTOR_INST %4 <vsrc>
26///
27///
28/// The coalescer will begin at BB0 and eliminate its copy, then the resulting
29/// code will look like this:
30///
31/// BB0:
32/// %0 <sgpr> = SCALAR_INST
33/// ...
34/// BRANCH %cond BB1, BB2
35/// BB1:
36/// %2 <vgpr> = VECTOR_INST
37/// %3 <vsrc> = COPY %2 <vgpr>
38/// BB2:
39/// %4 <sgpr> = PHI %0 <sgpr>, <%bb.0>, %3 <vsrc>, <%bb.1>
40/// %5 <vgpr> = VECTOR_INST %4 <sgpr>
41///
42/// Now that the result of the PHI instruction is an SGPR, the register
43/// allocator is now forced to constrain the register class of %3 to
44/// <sgpr> so we end up with final code like this:
45///
46/// BB0:
47/// %0 <sgpr> = SCALAR_INST
48/// ...
49/// BRANCH %cond BB1, BB2
50/// BB1:
51/// %2 <vgpr> = VECTOR_INST
52/// %3 <sgpr> = COPY %2 <vgpr>
53/// BB2:
54/// %4 <sgpr> = PHI %0 <sgpr>, <%bb.0>, %3 <sgpr>, <%bb.1>
55/// %5 <vgpr> = VECTOR_INST %4 <sgpr>
56///
57/// Now this code contains an illegal copy from a VGPR to an SGPR.
58///
59/// In order to avoid this problem, this pass searches for PHI instructions
60/// which define a <vsrc> register and constrains its definition class to
61/// <vgpr> if the user of the PHI's definition register is a vector instruction.
62/// If the PHI's definition class is constrained to <vgpr> then the coalescer
63/// will be unable to perform the COPY removal from the above example which
64/// ultimately led to the creation of an illegal COPY.
65//===----------------------------------------------------------------------===//
66
67#include "SIFixSGPRCopies.h"
68#include "AMDGPU.h"
69#include "AMDGPULaneMaskUtils.h"
70#include "GCNSubtarget.h"
75
76using namespace llvm;
77
78#define DEBUG_TYPE "si-fix-sgpr-copies"
79
81 "amdgpu-enable-merge-m0",
82 cl::desc("Merge and hoist M0 initializations"),
83 cl::init(true));
84
85namespace {
86
87class V2SCopyInfo {
88public:
89 // VGPR to SGPR copy being processed
90 MachineInstr *Copy;
91 // All SALU instructions reachable from this copy in SSA graph
93 // Number of SGPR to VGPR copies that are used to put the SALU computation
94 // results back to VALU.
95 unsigned NumSVCopies = 0;
96
97 unsigned Score = 0;
98 // Actual count of v_readfirstlane_b32
99 // which need to be inserted to keep SChain SALU
100 unsigned NumReadfirstlanes = 0;
101 // Current score state. To speedup selection V2SCopyInfos for processing
102 bool NeedToBeConvertedToVALU = false;
103 // Unique ID. Used as a key for mapping to keep permanent order.
104 unsigned ID;
105
106 // Count of another VGPR to SGPR copies that contribute to the
107 // current copy SChain
108 unsigned SiblingPenalty = 0;
109 SetVector<unsigned> Siblings;
110 V2SCopyInfo() : Copy(nullptr), ID(0){};
111 V2SCopyInfo(unsigned Id, MachineInstr *C, unsigned Width)
112 : Copy(C), NumReadfirstlanes(Width / 32), ID(Id){};
113#if !defined(NDEBUG) || defined(LLVM_ENABLE_DUMP)
114 void dump() {
115 dbgs() << ID << " : " << *Copy << "\n\tS:" << SChain.size()
116 << "\n\tSV:" << NumSVCopies << "\n\tSP: " << SiblingPenalty
117 << "\nScore: " << Score << "\n";
118 }
119#endif
120};
121
122class SIFixSGPRCopies {
123 MachineDominatorTree *MDT;
124 SmallVector<MachineInstr*, 4> SCCCopies;
125 SmallVector<MachineInstr*, 4> RegSequences;
126 SmallVector<MachineInstr*, 4> PHINodes;
127 SmallVector<MachineInstr*, 4> S2VCopies;
128 unsigned NextVGPRToSGPRCopyID = 0;
129 MapVector<unsigned, V2SCopyInfo> V2SCopies;
130 DenseMap<MachineInstr *, SetVector<unsigned>> SiblingPenalty;
131 DenseSet<MachineInstr *> PHISources;
132
133public:
134 MachineRegisterInfo *MRI;
135 const SIRegisterInfo *TRI;
136 const SIInstrInfo *TII;
137
138 SIFixSGPRCopies(MachineDominatorTree *MDT) : MDT(MDT) {}
139
140 bool run(MachineFunction &MF);
141 void fixSCCCopies(MachineFunction &MF);
142 void prepareRegSequenceAndPHIs(MachineFunction &MF);
143 unsigned getNextVGPRToSGPRCopyId() { return ++NextVGPRToSGPRCopyID; }
144 bool needToBeConvertedToVALU(V2SCopyInfo *I);
145 void analyzeVGPRToSGPRCopy(MachineInstr *MI);
146 void lowerVGPR2SGPRCopies(MachineFunction &MF);
147 // Handles copies which source register is:
148 // 1. Physical register
149 // 2. AGPR
150 // 3. Defined by the instruction the merely moves the immediate
151 bool lowerSpecialCase(MachineInstr &MI, MachineBasicBlock::iterator &I);
152
153 void processPHINode(MachineInstr &MI);
154
155 // Check if MO is an immediate materialized into a VGPR, and if so replace it
156 // with an SGPR immediate. The VGPR immediate is also deleted if it does not
157 // have any other uses.
158 bool tryMoveVGPRConstToSGPR(MachineOperand &MO, Register NewDst,
159 MachineBasicBlock *BlockToInsertTo,
160 MachineBasicBlock::iterator PointToInsertTo,
161 const DebugLoc &DL);
162};
163
164class SIFixSGPRCopiesLegacy : public MachineFunctionPass {
165public:
166 static char ID;
167
168 SIFixSGPRCopiesLegacy() : MachineFunctionPass(ID) {}
169
170 bool runOnMachineFunction(MachineFunction &MF) override {
171 MachineDominatorTree *MDT =
172 &getAnalysis<MachineDominatorTreeWrapperPass>().getDomTree();
173 SIFixSGPRCopies Impl(MDT);
174 return Impl.run(MF);
175 }
176
177 StringRef getPassName() const override { return "SI Fix SGPR copies"; }
178
179 void getAnalysisUsage(AnalysisUsage &AU) const override {
180 AU.addRequired<MachineDominatorTreeWrapperPass>();
181 AU.addPreserved<MachineDominatorTreeWrapperPass>();
182 AU.setPreservesCFG();
184 }
185};
186
187} // end anonymous namespace
188
189INITIALIZE_PASS_BEGIN(SIFixSGPRCopiesLegacy, DEBUG_TYPE, "SI Fix SGPR copies",
190 false, false)
192INITIALIZE_PASS_END(SIFixSGPRCopiesLegacy, DEBUG_TYPE, "SI Fix SGPR copies",
194
195char SIFixSGPRCopiesLegacy::ID = 0;
196
197char &llvm::SIFixSGPRCopiesLegacyID = SIFixSGPRCopiesLegacy::ID;
198
200 return new SIFixSGPRCopiesLegacy();
201}
202
203static std::pair<const TargetRegisterClass *, const TargetRegisterClass *>
205 const SIRegisterInfo &TRI,
206 const MachineRegisterInfo &MRI) {
207 Register DstReg = Copy.getOperand(0).getReg();
208 Register SrcReg = Copy.getOperand(1).getReg();
209
210 const TargetRegisterClass *SrcRC = SrcReg.isVirtual()
211 ? MRI.getRegClass(SrcReg)
212 : TRI.getPhysRegBaseClass(SrcReg);
213
214 // We don't really care about the subregister here.
215 // SrcRC = TRI.getSubRegClass(SrcRC, Copy.getOperand(1).getSubReg());
216
217 const TargetRegisterClass *DstRC = DstReg.isVirtual()
218 ? MRI.getRegClass(DstReg)
219 : TRI.getPhysRegBaseClass(DstReg);
220
221 return std::pair(SrcRC, DstRC);
222}
223
224static bool isVGPRToSGPRCopy(const TargetRegisterClass *SrcRC,
225 const TargetRegisterClass *DstRC,
226 const SIRegisterInfo &TRI) {
227 return SrcRC != &AMDGPU::VReg_1RegClass && TRI.isSGPRClass(DstRC) &&
228 TRI.hasVectorRegisters(SrcRC);
229}
230
231static bool isSGPRToVGPRCopy(const TargetRegisterClass *SrcRC,
232 const TargetRegisterClass *DstRC,
233 const SIRegisterInfo &TRI) {
234 return DstRC != &AMDGPU::VReg_1RegClass && TRI.isSGPRClass(SrcRC) &&
235 TRI.hasVectorRegisters(DstRC);
236}
237
239 const SIRegisterInfo *TRI,
240 const SIInstrInfo *TII) {
241 MachineRegisterInfo &MRI = MI.getParent()->getParent()->getRegInfo();
242 auto &Src = MI.getOperand(1);
243 Register DstReg = MI.getOperand(0).getReg();
244 Register SrcReg = Src.getReg();
245 if (!SrcReg.isVirtual() || !DstReg.isVirtual())
246 return false;
247
248 for (const auto &MO : MRI.reg_nodbg_operands(DstReg)) {
249 const auto *UseMI = MO.getParent();
250 if (UseMI == &MI)
251 continue;
252 if (MO.isDef() || UseMI->getParent() != MI.getParent() ||
253 UseMI->getOpcode() <= TargetOpcode::GENERIC_OP_END)
254 return false;
255
256 unsigned OpIdx = MO.getOperandNo();
257 if (OpIdx >= UseMI->getDesc().getNumOperands() ||
258 !TII->isOperandLegal(*UseMI, OpIdx, &Src))
259 return false;
260 }
261 // Change VGPR to SGPR destination.
262 MRI.setRegClass(DstReg, TRI->getEquivalentSGPRClass(MRI.getRegClass(DstReg)));
263 return true;
264}
265
266// Distribute an SGPR->VGPR copy of a REG_SEQUENCE into a VGPR REG_SEQUENCE.
267//
268// SGPRx = ...
269// SGPRy = REG_SEQUENCE SGPRx, sub0 ...
270// VGPRz = COPY SGPRy
271//
272// ==>
273//
274// VGPRx = COPY SGPRx
275// VGPRz = REG_SEQUENCE VGPRx, sub0
276//
277// This exposes immediate folding opportunities when materializing 64-bit
278// immediates.
280 const SIRegisterInfo *TRI,
281 const SIInstrInfo *TII,
283 assert(MI.isRegSequence());
284
285 Register DstReg = MI.getOperand(0).getReg();
286 if (!TRI->isSGPRClass(MRI.getRegClass(DstReg)))
287 return false;
288
289 if (!MRI.hasOneUse(DstReg))
290 return false;
291
292 MachineInstr &CopyUse = *MRI.use_instr_begin(DstReg);
293 if (!CopyUse.isCopy())
294 return false;
295
296 // It is illegal to have vreg inputs to a physreg defining reg_sequence.
297 if (CopyUse.getOperand(0).getReg().isPhysical())
298 return false;
299
300 const TargetRegisterClass *SrcRC, *DstRC;
301 std::tie(SrcRC, DstRC) = getCopyRegClasses(CopyUse, *TRI, MRI);
302
303 if (!isSGPRToVGPRCopy(SrcRC, DstRC, *TRI))
304 return false;
305
306 if (tryChangeVGPRtoSGPRinCopy(CopyUse, TRI, TII))
307 return true;
308
309 // TODO: Could have multiple extracts?
310 unsigned SubReg = CopyUse.getOperand(1).getSubReg();
311 if (SubReg != AMDGPU::NoSubRegister)
312 return false;
313
314 MRI.setRegClass(DstReg, DstRC);
315
316 // SGPRx = ...
317 // SGPRy = REG_SEQUENCE SGPRx, sub0 ...
318 // VGPRz = COPY SGPRy
319
320 // =>
321 // VGPRx = COPY SGPRx
322 // VGPRz = REG_SEQUENCE VGPRx, sub0
323
324 MI.getOperand(0).setReg(CopyUse.getOperand(0).getReg());
325 bool IsAGPR = TRI->isAGPRClass(DstRC);
326
327 for (unsigned I = 1, N = MI.getNumOperands(); I != N; I += 2) {
328 const TargetRegisterClass *SrcRC =
329 TRI->getRegClassForOperandReg(MRI, MI.getOperand(I));
330 assert(TRI->isSGPRClass(SrcRC) &&
331 "Expected SGPR REG_SEQUENCE to only have SGPR inputs");
332 const TargetRegisterClass *NewSrcRC = TRI->getEquivalentVGPRClass(SrcRC);
333
334 Register TmpReg = MRI.createVirtualRegister(NewSrcRC);
335
336 BuildMI(*MI.getParent(), &MI, MI.getDebugLoc(), TII->get(AMDGPU::COPY),
337 TmpReg)
338 .add(MI.getOperand(I));
339
340 if (IsAGPR) {
341 const TargetRegisterClass *NewSrcRC = TRI->getEquivalentAGPRClass(SrcRC);
342 Register TmpAReg = MRI.createVirtualRegister(NewSrcRC);
343 unsigned Opc = NewSrcRC == &AMDGPU::AGPR_32RegClass ?
344 AMDGPU::V_ACCVGPR_WRITE_B32_e64 : AMDGPU::COPY;
345 BuildMI(*MI.getParent(), &MI, MI.getDebugLoc(), TII->get(Opc),
346 TmpAReg)
347 .addReg(TmpReg, RegState::Kill);
348 TmpReg = TmpAReg;
349 }
350
351 MI.getOperand(I).setReg(TmpReg);
352 }
353
354 CopyUse.eraseFromParent();
355 return true;
356}
357
358static bool isSafeToFoldImmIntoCopy(const MachineInstr *Copy,
359 const MachineInstr *MoveImm,
360 const SIInstrInfo *TII,
361 unsigned &SMovOp,
362 int64_t &Imm) {
363 if (Copy->getOpcode() != AMDGPU::COPY)
364 return false;
365
366 if (!MoveImm->isMoveImmediate())
367 return false;
368
369 const MachineOperand *ImmOp =
370 TII->getNamedOperand(*MoveImm, AMDGPU::OpName::src0);
371 if (!ImmOp->isImm())
372 return false;
373
374 // FIXME: Handle copies with sub-regs.
375 if (Copy->getOperand(1).getSubReg())
376 return false;
377
378 switch (MoveImm->getOpcode()) {
379 default:
380 return false;
381 case AMDGPU::V_MOV_B32_e32:
382 case AMDGPU::AV_MOV_B32_IMM_PSEUDO:
383 SMovOp = AMDGPU::S_MOV_B32;
384 break;
385 case AMDGPU::V_MOV_B64_PSEUDO:
386 SMovOp = AMDGPU::S_MOV_B64_IMM_PSEUDO;
387 break;
388 }
389 Imm = ImmOp->getImm();
390 return true;
391}
392
393template <class UnaryPredicate>
395 const MachineBasicBlock *CutOff,
396 UnaryPredicate Predicate) {
397 if (MBB == CutOff)
398 return false;
399
401 SmallVector<MachineBasicBlock *, 4> Worklist(MBB->predecessors());
402
403 while (!Worklist.empty()) {
404 MachineBasicBlock *MBB = Worklist.pop_back_val();
405
406 if (!Visited.insert(MBB).second)
407 continue;
408 if (MBB == CutOff)
409 continue;
410 if (Predicate(MBB))
411 return true;
412
413 Worklist.append(MBB->pred_begin(), MBB->pred_end());
414 }
415
416 return false;
417}
418
419// Checks if there is potential path From instruction To instruction.
420// If CutOff is specified and it sits in between of that path we ignore
421// a higher portion of the path and report it is not reachable.
422static bool isReachable(const MachineInstr *From,
423 const MachineInstr *To,
424 const MachineBasicBlock *CutOff,
426 if (MDT.dominates(From, To))
427 return true;
428
429 const MachineBasicBlock *MBBFrom = From->getParent();
430 const MachineBasicBlock *MBBTo = To->getParent();
431
432 // Do predecessor search.
433 // We should almost never get here since we do not usually produce M0 stores
434 // other than -1.
435 return searchPredecessors(MBBTo, CutOff, [MBBFrom]
436 (const MachineBasicBlock *MBB) { return MBB == MBBFrom; });
437}
438
439// Return the first non-prologue instruction in the block.
442 MachineBasicBlock::iterator I = MBB->getFirstNonPHI();
443 while (I != MBB->end() && TII->isBasicBlockPrologue(*I))
444 ++I;
445
446 return I;
447}
448
449// Hoist and merge identical SGPR initializations into a common predecessor.
450// This is intended to combine M0 initializations, but can work with any
451// SGPR. A VGPR cannot be processed since we cannot guarantee vector
452// executioon.
453static bool hoistAndMergeSGPRInits(unsigned Reg,
455 const TargetRegisterInfo *TRI,
457 const TargetInstrInfo *TII) {
458 // List of inits by immediate value.
459 using InitListMap = std::map<unsigned, std::list<MachineInstr *>>;
460 InitListMap Inits;
461 // List of clobbering instructions.
463 // List of instructions marked for deletion.
465
466 bool Changed = false;
467
468 for (auto &MI : MRI.def_instructions(Reg)) {
469 MachineOperand *Imm = nullptr;
470 for (auto &MO : MI.operands()) {
471 if ((MO.isReg() && ((MO.isDef() && MO.getReg() != Reg) || !MO.isDef())) ||
472 (!MO.isImm() && !MO.isReg()) || (MO.isImm() && Imm)) {
473 Imm = nullptr;
474 break;
475 }
476 if (MO.isImm())
477 Imm = &MO;
478 }
479 if (Imm)
480 Inits[Imm->getImm()].push_front(&MI);
481 else
482 Clobbers.push_back(&MI);
483 }
484
485 for (auto &Init : Inits) {
486 auto &Defs = Init.second;
487
488 for (auto I1 = Defs.begin(), E = Defs.end(); I1 != E; ) {
489 MachineInstr *MI1 = *I1;
490
491 for (auto I2 = std::next(I1); I2 != E; ) {
492 MachineInstr *MI2 = *I2;
493
494 // Check any possible interference
495 auto interferes = [&](MachineBasicBlock::iterator From,
496 MachineBasicBlock::iterator To) -> bool {
497
498 assert(MDT.dominates(&*To, &*From));
499
500 auto interferes = [&MDT, From, To](MachineInstr* &Clobber) -> bool {
501 const MachineBasicBlock *MBBFrom = From->getParent();
502 const MachineBasicBlock *MBBTo = To->getParent();
503 bool MayClobberFrom = isReachable(Clobber, &*From, MBBTo, MDT);
504 bool MayClobberTo = isReachable(Clobber, &*To, MBBTo, MDT);
505 if (!MayClobberFrom && !MayClobberTo)
506 return false;
507 if ((MayClobberFrom && !MayClobberTo) ||
508 (!MayClobberFrom && MayClobberTo))
509 return true;
510 // Both can clobber, this is not an interference only if both are
511 // dominated by Clobber and belong to the same block or if Clobber
512 // properly dominates To, given that To >> From, so it dominates
513 // both and located in a common dominator.
514 return !((MBBFrom == MBBTo &&
515 MDT.dominates(Clobber, &*From) &&
516 MDT.dominates(Clobber, &*To)) ||
517 MDT.properlyDominates(Clobber->getParent(), MBBTo));
518 };
519
520 return (llvm::any_of(Clobbers, interferes)) ||
521 (llvm::any_of(Inits, [&](InitListMap::value_type &C) {
522 return C.first != Init.first &&
523 llvm::any_of(C.second, interferes);
524 }));
525 };
526
527 if (MDT.dominates(MI1, MI2)) {
528 if (!interferes(MI2, MI1)) {
530 << "Erasing from "
531 << printMBBReference(*MI2->getParent()) << " " << *MI2);
532 MergedInstrs.insert(MI2);
533 Changed = true;
534 ++I2;
535 continue;
536 }
537 } else if (MDT.dominates(MI2, MI1)) {
538 if (!interferes(MI1, MI2)) {
540 << "Erasing from "
541 << printMBBReference(*MI1->getParent()) << " " << *MI1);
542 MergedInstrs.insert(MI1);
543 Changed = true;
544 ++I1;
545 break;
546 }
547 } else {
548 auto *MBB = MDT.findNearestCommonDominator(MI1->getParent(),
549 MI2->getParent());
550 if (!MBB) {
551 ++I2;
552 continue;
553 }
554
556 if (!interferes(MI1, I) && !interferes(MI2, I)) {
558 << "Erasing from "
559 << printMBBReference(*MI1->getParent()) << " " << *MI1
560 << "and moving from "
561 << printMBBReference(*MI2->getParent()) << " to "
562 << printMBBReference(*I->getParent()) << " " << *MI2);
563 I->getParent()->splice(I, MI2->getParent(), MI2);
564 MergedInstrs.insert(MI1);
565 Changed = true;
566 ++I1;
567 break;
568 }
569 }
570 ++I2;
571 }
572 ++I1;
573 }
574 }
575
576 // Remove initializations that were merged into another.
577 for (auto &Init : Inits) {
578 auto &Defs = Init.second;
579 auto I = Defs.begin();
580 while (I != Defs.end()) {
581 if (MergedInstrs.count(*I)) {
582 (*I)->eraseFromParent();
583 I = Defs.erase(I);
584 } else
585 ++I;
586 }
587 }
588
589 // Try to schedule SGPR initializations as early as possible in the MBB.
590 for (auto &Init : Inits) {
591 auto &Defs = Init.second;
592 for (auto *MI : Defs) {
593 auto *MBB = MI->getParent();
594 MachineInstr &BoundaryMI = *getFirstNonPrologue(MBB, TII);
596 // Check if B should actually be a boundary. If not set the previous
597 // instruction as the boundary instead.
598 if (!TII->isBasicBlockPrologue(*B))
599 B++;
600
601 auto R = std::next(MI->getReverseIterator());
602 const unsigned Threshold = 50;
603 // Search until B or Threshold for a place to insert the initialization.
604 for (unsigned I = 0; R != B && I < Threshold; ++R, ++I)
605 if (R->readsRegister(Reg, TRI) || R->definesRegister(Reg, TRI) ||
606 TII->isSchedulingBoundary(*R, MBB, *MBB->getParent()))
607 break;
608
609 // Move to directly after R.
610 if (&*--R != MI)
611 MBB->splice(*R, MBB, MI);
612 }
613 }
614
615 if (Changed)
616 MRI.clearKillFlags(Reg);
617
618 return Changed;
619}
620
621bool SIFixSGPRCopies::run(MachineFunction &MF) {
622 // Only need to run this in SelectionDAG path.
623 if (MF.getProperties().hasSelected())
624 return false;
625
626 const GCNSubtarget &ST = MF.getSubtarget<GCNSubtarget>();
627 MRI = &MF.getRegInfo();
628 TRI = ST.getRegisterInfo();
629 TII = ST.getInstrInfo();
630
631 // Instructions to re-legalize after changing register classes
632 SmallVector<MachineInstr *, 8> Relegalize;
633
634 for (MachineBasicBlock &MBB : MF) {
635 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end(); I != E;
636 ++I) {
637 MachineInstr &MI = *I;
638
639 switch (MI.getOpcode()) {
640 default:
641 // scale_src has a register class restricted to low 256 VGPRs, changing
642 // registers to VGPR may not take it into acount.
643 if (TII->isWMMA(MI) &&
644 AMDGPU::hasNamedOperand(MI.getOpcode(), AMDGPU::OpName::scale_src0))
645 Relegalize.push_back(&MI);
646 continue;
647 case AMDGPU::COPY: {
648 const TargetRegisterClass *SrcRC, *DstRC;
649 std::tie(SrcRC, DstRC) = getCopyRegClasses(MI, *TRI, *MRI);
650
651 if (isSGPRToVGPRCopy(SrcRC, DstRC, *TRI)) {
652 // Since VGPR to SGPR copies affect VGPR to SGPR copy
653 // score and, hence the lowering decision, let's try to get rid of
654 // them as early as possible
656 continue;
657
658 // Collect those not changed to try them after VGPR to SGPR copies
659 // lowering as there will be more opportunities.
660 S2VCopies.push_back(&MI);
661 }
662 if (!isVGPRToSGPRCopy(SrcRC, DstRC, *TRI))
663 continue;
664 if (lowerSpecialCase(MI, I))
665 continue;
666
667 analyzeVGPRToSGPRCopy(&MI);
668
669 break;
670 }
671 case AMDGPU::WQM:
672 case AMDGPU::STRICT_WQM:
673 case AMDGPU::SOFT_WQM:
674 case AMDGPU::STRICT_WWM:
675 case AMDGPU::INSERT_SUBREG:
676 case AMDGPU::PHI:
677 case AMDGPU::REG_SEQUENCE: {
678 if (TRI->isSGPRClass(TII->getOpRegClass(MI, 0))) {
679 for (MachineOperand &MO : MI.operands()) {
680 if (!MO.isReg() || !MO.getReg().isVirtual())
681 continue;
682 const TargetRegisterClass *SrcRC = MRI->getRegClass(MO.getReg());
683 if (SrcRC == &AMDGPU::VReg_1RegClass)
684 continue;
685
686 if (TRI->hasVectorRegisters(SrcRC)) {
687 const TargetRegisterClass *DestRC =
688 TRI->getEquivalentSGPRClass(SrcRC);
689 Register NewDst = MRI->createVirtualRegister(DestRC);
690 MachineBasicBlock *BlockToInsertCopy =
691 MI.isPHI() ? MI.getOperand(MO.getOperandNo() + 1).getMBB()
692 : &MBB;
693 MachineBasicBlock::iterator PointToInsertCopy =
694 MI.isPHI() ? BlockToInsertCopy->getFirstInstrTerminator() : I;
695
696 const DebugLoc &DL = MI.getDebugLoc();
697 if (!tryMoveVGPRConstToSGPR(MO, NewDst, BlockToInsertCopy,
698 PointToInsertCopy, DL)) {
699 MachineInstr *NewCopy =
700 BuildMI(*BlockToInsertCopy, PointToInsertCopy, DL,
701 TII->get(AMDGPU::COPY), NewDst)
702 .addReg(MO.getReg());
703 MO.setReg(NewDst);
704 analyzeVGPRToSGPRCopy(NewCopy);
705 PHISources.insert(NewCopy);
706 }
707 }
708 }
709 }
710
711 if (MI.isPHI())
712 PHINodes.push_back(&MI);
713 else if (MI.isRegSequence())
714 RegSequences.push_back(&MI);
715
716 break;
717 }
718 case AMDGPU::V_WRITELANE_B32: {
719 // Some architectures allow more than one constant bus access without
720 // SGPR restriction
721 if (ST.getConstantBusLimit(MI.getOpcode()) != 1)
722 break;
723
724 // Writelane is special in that it can use SGPR and M0 (which would
725 // normally count as using the constant bus twice - but in this case it
726 // is allowed since the lane selector doesn't count as a use of the
727 // constant bus). However, it is still required to abide by the 1 SGPR
728 // rule. Apply a fix here as we might have multiple SGPRs after
729 // legalizing VGPRs to SGPRs
730 int Src0Idx =
731 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src0);
732 int Src1Idx =
733 AMDGPU::getNamedOperandIdx(MI.getOpcode(), AMDGPU::OpName::src1);
734 MachineOperand &Src0 = MI.getOperand(Src0Idx);
735 MachineOperand &Src1 = MI.getOperand(Src1Idx);
736
737 // Check to see if the instruction violates the 1 SGPR rule
738 if ((Src0.isReg() && TRI->isSGPRReg(*MRI, Src0.getReg()) &&
739 Src0.getReg() != AMDGPU::M0) &&
740 (Src1.isReg() && TRI->isSGPRReg(*MRI, Src1.getReg()) &&
741 Src1.getReg() != AMDGPU::M0)) {
742
743 // Check for trivially easy constant prop into one of the operands
744 // If this is the case then perform the operation now to resolve SGPR
745 // issue. If we don't do that here we will always insert a mov to m0
746 // that can't be resolved in later operand folding pass
747 bool Resolved = false;
748 for (MachineOperand *MO : {&Src0, &Src1}) {
749 if (MO->getReg().isVirtual()) {
750 MachineInstr *DefMI = MRI->getVRegDef(MO->getReg());
751 if (DefMI && TII->isFoldableCopy(*DefMI)) {
752 const MachineOperand &Def = DefMI->getOperand(0);
753 if (Def.isReg() &&
754 MO->getReg() == Def.getReg() &&
755 MO->getSubReg() == Def.getSubReg()) {
756 const MachineOperand &Copied = DefMI->getOperand(1);
757 if (Copied.isImm() &&
758 TII->isInlineConstant(APInt(64, Copied.getImm(), true))) {
759 MO->ChangeToImmediate(Copied.getImm());
760 Resolved = true;
761 break;
762 }
763 }
764 }
765 }
766 }
767
768 if (!Resolved) {
769 // Haven't managed to resolve by replacing an SGPR with an immediate
770 // Move src1 to be in M0
771 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
772 TII->get(AMDGPU::COPY), AMDGPU::M0)
773 .add(Src1);
774 Src1.ChangeToRegister(AMDGPU::M0, false);
775 }
776 }
777 break;
778 }
779 }
780 }
781 }
782
783 lowerVGPR2SGPRCopies(MF);
784 // Postprocessing
785 fixSCCCopies(MF);
786 for (auto *MI : S2VCopies) {
787 // Check if it is still valid
788 if (MI->isCopy()) {
789 const TargetRegisterClass *SrcRC, *DstRC;
790 std::tie(SrcRC, DstRC) = getCopyRegClasses(*MI, *TRI, *MRI);
791 if (isSGPRToVGPRCopy(SrcRC, DstRC, *TRI))
793 }
794 }
795 for (auto *MI : RegSequences) {
796 // Check if it is still valid
797 if (MI->isRegSequence())
799 }
800 for (auto *MI : PHINodes) {
801 processPHINode(*MI);
802 }
803 while (!Relegalize.empty())
804 TII->legalizeOperands(*Relegalize.pop_back_val(), MDT);
805
806 if (MF.getTarget().getOptLevel() > CodeGenOptLevel::None && EnableM0Merge)
807 hoistAndMergeSGPRInits(AMDGPU::M0, *MRI, TRI, *MDT, TII);
808
809 SiblingPenalty.clear();
810 V2SCopies.clear();
811 SCCCopies.clear();
812 RegSequences.clear();
813 PHINodes.clear();
814 S2VCopies.clear();
815 PHISources.clear();
816
817 return true;
818}
819
820void SIFixSGPRCopies::processPHINode(MachineInstr &MI) {
821 bool AllAGPRUses = true;
822 SetVector<const MachineInstr *> worklist;
823 SmallPtrSet<const MachineInstr *, 4> Visited;
824 SetVector<MachineInstr *> PHIOperands;
825 worklist.insert(&MI);
826 Visited.insert(&MI);
827 // HACK to make MIR tests with no uses happy
828 bool HasUses = false;
829 while (!worklist.empty()) {
830 const MachineInstr *Instr = worklist.pop_back_val();
831 Register Reg = Instr->getOperand(0).getReg();
832 for (const auto &Use : MRI->use_operands(Reg)) {
833 HasUses = true;
834 const MachineInstr *UseMI = Use.getParent();
835 AllAGPRUses &= (UseMI->isCopy() &&
836 TRI->isAGPR(*MRI, UseMI->getOperand(0).getReg())) ||
837 TRI->isAGPR(*MRI, Use.getReg());
838 if (UseMI->isCopy() || UseMI->isRegSequence()) {
839 if (Visited.insert(UseMI).second)
840 worklist.insert(UseMI);
841
842 continue;
843 }
844 }
845 }
846
847 Register PHIRes = MI.getOperand(0).getReg();
848 const TargetRegisterClass *RC0 = MRI->getRegClass(PHIRes);
849 if (HasUses && AllAGPRUses && !TRI->isAGPRClass(RC0)) {
850 LLVM_DEBUG(dbgs() << "Moving PHI to AGPR: " << MI);
851 MRI->setRegClass(PHIRes, TRI->getEquivalentAGPRClass(RC0));
852 for (unsigned I = 1, N = MI.getNumOperands(); I != N; I += 2) {
853 MachineInstr *DefMI = MRI->getVRegDef(MI.getOperand(I).getReg());
854 if (DefMI && DefMI->isPHI())
855 PHIOperands.insert(DefMI);
856 }
857 }
858
859 if (TRI->isVectorRegister(*MRI, PHIRes) ||
860 RC0 == &AMDGPU::VReg_1RegClass) {
861 LLVM_DEBUG(dbgs() << "Legalizing PHI: " << MI);
862 TII->legalizeOperands(MI, MDT);
863 }
864
865 // Propagate register class back to PHI operands which are PHI themselves.
866 while (!PHIOperands.empty()) {
867 processPHINode(*PHIOperands.pop_back_val());
868 }
869}
870
871bool SIFixSGPRCopies::tryMoveVGPRConstToSGPR(
872 MachineOperand &MaybeVGPRConstMO, Register DstReg,
873 MachineBasicBlock *BlockToInsertTo,
874 MachineBasicBlock::iterator PointToInsertTo, const DebugLoc &DL) {
875
876 MachineInstr *DefMI = MRI->getVRegDef(MaybeVGPRConstMO.getReg());
877 if (!DefMI || !DefMI->isMoveImmediate())
878 return false;
879
880 MachineOperand *SrcConst = TII->getNamedOperand(*DefMI, AMDGPU::OpName::src0);
881 if (SrcConst->isReg())
882 return false;
883
884 const TargetRegisterClass *SrcRC =
885 MRI->getRegClass(MaybeVGPRConstMO.getReg());
886 unsigned MoveSize = TRI->getRegSizeInBits(*SrcRC);
887 unsigned MoveOp = MoveSize == 64 ? AMDGPU::S_MOV_B64 : AMDGPU::S_MOV_B32;
888 BuildMI(*BlockToInsertTo, PointToInsertTo, DL, TII->get(MoveOp), DstReg)
889 .add(*SrcConst);
890 if (MRI->hasOneUse(MaybeVGPRConstMO.getReg()))
892 MaybeVGPRConstMO.setReg(DstReg);
893 return true;
894}
895
896bool SIFixSGPRCopies::lowerSpecialCase(MachineInstr &MI,
898 Register DstReg = MI.getOperand(0).getReg();
899 Register SrcReg = MI.getOperand(1).getReg();
900 if (!DstReg.isVirtual()) {
901 // If the destination register is a physical register there isn't
902 // really much we can do to fix this.
903 // Some special instructions use M0 as an input. Some even only use
904 // the first lane. Insert a readfirstlane and hope for the best.
905 if (DstReg == AMDGPU::M0 &&
906 TRI->hasVectorRegisters(MRI->getRegClass(SrcReg))) {
907 Register TmpReg =
908 MRI->createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
909 BuildMI(*MI.getParent(), MI, MI.getDebugLoc(),
910 TII->get(AMDGPU::V_READFIRSTLANE_B32), TmpReg)
911 .add(MI.getOperand(1));
912 MI.getOperand(1).setReg(TmpReg);
913 } else if (tryMoveVGPRConstToSGPR(MI.getOperand(1), DstReg, MI.getParent(),
914 MI, MI.getDebugLoc())) {
915 I = std::next(I);
916 MI.eraseFromParent();
917 }
918 return true;
919 }
920 if (!SrcReg.isVirtual() || TRI->isAGPR(*MRI, SrcReg)) {
921 SIInstrWorklist worklist;
922 worklist.insert(&MI);
923 TII->moveToVALU(worklist, MDT);
924 return true;
925 }
926
927 unsigned SMovOp;
928 int64_t Imm;
929 // If we are just copying an immediate, we can replace the copy with
930 // s_mov_b32.
931 if (isSafeToFoldImmIntoCopy(&MI, MRI->getVRegDef(SrcReg), TII, SMovOp, Imm)) {
932 MI.getOperand(1).ChangeToImmediate(Imm);
933 MI.addImplicitDefUseOperands(*MI.getParent()->getParent());
934 MI.setDesc(TII->get(SMovOp));
935 return true;
936 }
937 return false;
938}
939
940void SIFixSGPRCopies::analyzeVGPRToSGPRCopy(MachineInstr* MI) {
941 if (PHISources.contains(MI))
942 return;
943 Register DstReg = MI->getOperand(0).getReg();
944 const TargetRegisterClass *DstRC = MRI->getRegClass(DstReg);
945
946 V2SCopyInfo Info(getNextVGPRToSGPRCopyId(), MI,
947 TRI->getRegSizeInBits(*DstRC));
948 SmallVector<MachineInstr *, 8> AnalysisWorklist;
949 // Needed because the SSA is not a tree but a graph and may have
950 // forks and joins. We should not then go same way twice.
951 DenseSet<MachineInstr *> Visited;
952 AnalysisWorklist.push_back(Info.Copy);
953 while (!AnalysisWorklist.empty()) {
954
955 MachineInstr *Inst = AnalysisWorklist.pop_back_val();
956
957 if (!Visited.insert(Inst).second)
958 continue;
959
960 // Copies and REG_SEQUENCE do not contribute to the final assembly
961 // So, skip them but take care of the SGPR to VGPR copies bookkeeping.
962 if (Inst->isRegSequence() &&
963 TRI->isVGPR(*MRI, Inst->getOperand(0).getReg())) {
964 Info.NumSVCopies++;
965 continue;
966 }
967 if (Inst->isCopy()) {
968 const TargetRegisterClass *SrcRC, *DstRC;
969 std::tie(SrcRC, DstRC) = getCopyRegClasses(*Inst, *TRI, *MRI);
970 if (isSGPRToVGPRCopy(SrcRC, DstRC, *TRI) &&
972 Info.NumSVCopies++;
973 continue;
974 }
975 }
976
977 SiblingPenalty[Inst].insert(Info.ID);
978
979 SmallVector<MachineInstr *, 4> Users;
980 if ((TII->isSALU(*Inst) && Inst->isCompare()) ||
981 (Inst->isCopy() && Inst->getOperand(0).getReg() == AMDGPU::SCC)) {
982 auto I = Inst->getIterator();
983 auto E = Inst->getParent()->end();
984 while (++I != E &&
985 !I->findRegisterDefOperand(AMDGPU::SCC, /*TRI=*/nullptr)) {
986 if (I->readsRegister(AMDGPU::SCC, /*TRI=*/nullptr))
987 Users.push_back(&*I);
988 }
989 } else if (Inst->getNumExplicitDefs() != 0) {
990 Register Reg = Inst->getOperand(0).getReg();
991 if (Reg.isVirtual() && TRI->isSGPRReg(*MRI, Reg) && !TII->isVALU(*Inst)) {
992 for (auto &U : MRI->use_instructions(Reg))
993 Users.push_back(&U);
994 }
995 }
996 for (auto *U : Users) {
997 if (TII->isSALU(*U))
998 Info.SChain.insert(U);
999 AnalysisWorklist.push_back(U);
1000 }
1001 }
1002 V2SCopies[Info.ID] = Info;
1003}
1004
1005// The main function that computes the VGPR to SGPR copy score
1006// and determines copy further lowering way: v_readfirstlane_b32 or moveToVALU
1007bool SIFixSGPRCopies::needToBeConvertedToVALU(V2SCopyInfo *Info) {
1008 if (Info->SChain.empty()) {
1009 Info->Score = 0;
1010 return true;
1011 }
1012 Info->Siblings = SiblingPenalty[*llvm::max_element(
1013 Info->SChain, [&](MachineInstr *A, MachineInstr *B) -> bool {
1014 return SiblingPenalty[A].size() < SiblingPenalty[B].size();
1015 })];
1016 Info->Siblings.remove_if([&](unsigned ID) { return ID == Info->ID; });
1017 // The loop below computes the number of another VGPR to SGPR V2SCopies
1018 // which contribute to the current copy SALU chain. We assume that all the
1019 // V2SCopies with the same source virtual register will be squashed to one
1020 // by regalloc. Also we take care of the V2SCopies of the differnt subregs
1021 // of the same register.
1022 SmallSet<std::pair<Register, unsigned>, 4> SrcRegs;
1023 for (auto J : Info->Siblings) {
1024 auto *InfoIt = V2SCopies.find(J);
1025 if (InfoIt != V2SCopies.end()) {
1026 MachineInstr *SiblingCopy = InfoIt->second.Copy;
1027 if (SiblingCopy->isImplicitDef())
1028 // the COPY has already been MoveToVALUed
1029 continue;
1030
1031 SrcRegs.insert(std::pair(SiblingCopy->getOperand(1).getReg(),
1032 SiblingCopy->getOperand(1).getSubReg()));
1033 }
1034 }
1035 Info->SiblingPenalty = SrcRegs.size();
1036
1037 unsigned Penalty =
1038 Info->NumSVCopies + Info->SiblingPenalty + Info->NumReadfirstlanes;
1039 unsigned Profit = Info->SChain.size();
1040 Info->Score = Penalty > Profit ? 0 : Profit - Penalty;
1041 Info->NeedToBeConvertedToVALU = Info->Score < 3;
1042 return Info->NeedToBeConvertedToVALU;
1043}
1044
1045void SIFixSGPRCopies::lowerVGPR2SGPRCopies(MachineFunction &MF) {
1046
1047 SmallVector<unsigned, 8> LoweringWorklist;
1048 for (auto &C : V2SCopies) {
1049 if (needToBeConvertedToVALU(&C.second))
1050 LoweringWorklist.push_back(C.second.ID);
1051 }
1052
1053 // Store all the V2S copy instructions that need to be moved to VALU
1054 // in the Copies worklist.
1055 SIInstrWorklist Copies;
1056
1057 while (!LoweringWorklist.empty()) {
1058 unsigned CurID = LoweringWorklist.pop_back_val();
1059 auto *CurInfoIt = V2SCopies.find(CurID);
1060 if (CurInfoIt != V2SCopies.end()) {
1061 V2SCopyInfo C = CurInfoIt->second;
1062 LLVM_DEBUG(dbgs() << "Processing ...\n"; C.dump());
1063 for (auto S : C.Siblings) {
1064 auto *SibInfoIt = V2SCopies.find(S);
1065 if (SibInfoIt != V2SCopies.end()) {
1066 V2SCopyInfo &SI = SibInfoIt->second;
1067 LLVM_DEBUG(dbgs() << "Sibling:\n"; SI.dump());
1068 if (!SI.NeedToBeConvertedToVALU) {
1069 SI.SChain.set_subtract(C.SChain);
1070 if (needToBeConvertedToVALU(&SI))
1071 LoweringWorklist.push_back(SI.ID);
1072 }
1073 SI.Siblings.remove_if([&](unsigned ID) { return ID == C.ID; });
1074 }
1075 }
1076 LLVM_DEBUG(dbgs() << "V2S copy " << *C.Copy
1077 << " is being turned to VALU\n");
1078 // TODO: MapVector::erase is inefficient. Do bulk removal with remove_if
1079 // instead.
1080 V2SCopies.erase(C.ID);
1081 Copies.insert(C.Copy);
1082 }
1083 }
1084
1085 TII->moveToVALU(Copies, MDT);
1086 Copies.clear();
1087
1088 // Now do actual lowering
1089 for (auto C : V2SCopies) {
1090 MachineInstr *MI = C.second.Copy;
1091 MachineBasicBlock *MBB = MI->getParent();
1092 // We decide to turn V2S copy to v_readfirstlane_b32
1093 // remove it from the V2SCopies and remove it from all its siblings
1094 LLVM_DEBUG(dbgs() << "V2S copy " << *MI
1095 << " is being turned to v_readfirstlane_b32"
1096 << " Score: " << C.second.Score << "\n");
1097 Register DstReg = MI->getOperand(0).getReg();
1098 MRI->constrainRegClass(DstReg, &AMDGPU::SReg_32_XM0RegClass);
1099
1100 Register SrcReg = MI->getOperand(1).getReg();
1101 unsigned SubReg = MI->getOperand(1).getSubReg();
1102 const TargetRegisterClass *SrcRC =
1103 TRI->getRegClassForOperandReg(*MRI, MI->getOperand(1));
1104 size_t SrcSize = TRI->getRegSizeInBits(*SrcRC);
1105 if (SrcSize == 16) {
1106 assert(MF.getSubtarget<GCNSubtarget>().useRealTrue16Insts() &&
1107 "We do not expect to see 16-bit copies from VGPR to SGPR unless "
1108 "we have 16-bit VGPRs");
1109 assert(MRI->getRegClass(DstReg) == &AMDGPU::SReg_32RegClass ||
1110 MRI->getRegClass(DstReg) == &AMDGPU::SReg_32_XM0RegClass);
1111 // There is no V_READFIRSTLANE_B16, so legalize the dst/src reg to 32 bits
1112 MRI->setRegClass(DstReg, &AMDGPU::SReg_32_XM0RegClass);
1113 Register VReg32 = MRI->createVirtualRegister(&AMDGPU::VGPR_32RegClass);
1114 const DebugLoc &DL = MI->getDebugLoc();
1115 Register Undef = MRI->createVirtualRegister(&AMDGPU::VGPR_16RegClass);
1116 BuildMI(*MBB, MI, DL, TII->get(AMDGPU::IMPLICIT_DEF), Undef);
1117 BuildMI(*MBB, MI, DL, TII->get(AMDGPU::REG_SEQUENCE), VReg32)
1118 .addReg(SrcReg, 0, SubReg)
1119 .addImm(AMDGPU::lo16)
1120 .addReg(Undef)
1121 .addImm(AMDGPU::hi16);
1122 BuildMI(*MBB, MI, DL, TII->get(AMDGPU::V_READFIRSTLANE_B32), DstReg)
1123 .addReg(VReg32);
1124 } else if (SrcSize == 32) {
1125 auto MIB = BuildMI(*MBB, MI, MI->getDebugLoc(),
1126 TII->get(AMDGPU::V_READFIRSTLANE_B32), DstReg);
1127 MIB.addReg(SrcReg, 0, SubReg);
1128 } else {
1129 auto Result = BuildMI(*MBB, MI, MI->getDebugLoc(),
1130 TII->get(AMDGPU::REG_SEQUENCE), DstReg);
1131 int N = TRI->getRegSizeInBits(*SrcRC) / 32;
1132 for (int i = 0; i < N; i++) {
1133 Register PartialSrc = TII->buildExtractSubReg(
1134 Result, *MRI, MI->getOperand(1), SrcRC,
1135 TRI->getSubRegFromChannel(i), &AMDGPU::VGPR_32RegClass);
1136 Register PartialDst =
1137 MRI->createVirtualRegister(&AMDGPU::SReg_32_XM0RegClass);
1138 BuildMI(*MBB, *Result, Result->getDebugLoc(),
1139 TII->get(AMDGPU::V_READFIRSTLANE_B32), PartialDst)
1140 .addReg(PartialSrc);
1141 Result.addReg(PartialDst).addImm(TRI->getSubRegFromChannel(i));
1142 }
1143 }
1144 MI->eraseFromParent();
1145 }
1146}
1147
1148void SIFixSGPRCopies::fixSCCCopies(MachineFunction &MF) {
1149 const AMDGPU::LaneMaskConstants &LMC =
1150 AMDGPU::LaneMaskConstants::get(MF.getSubtarget<GCNSubtarget>());
1151 for (MachineBasicBlock &MBB : MF) {
1152 for (MachineBasicBlock::iterator I = MBB.begin(), E = MBB.end(); I != E;
1153 ++I) {
1154 MachineInstr &MI = *I;
1155 // May already have been lowered.
1156 if (!MI.isCopy())
1157 continue;
1158 Register SrcReg = MI.getOperand(1).getReg();
1159 Register DstReg = MI.getOperand(0).getReg();
1160 if (SrcReg == AMDGPU::SCC) {
1161 Register SCCCopy =
1162 MRI->createVirtualRegister(TRI->getWaveMaskRegClass());
1163 I = BuildMI(*MI.getParent(), std::next(MachineBasicBlock::iterator(MI)),
1164 MI.getDebugLoc(), TII->get(LMC.CSelectOpc), SCCCopy)
1165 .addImm(-1)
1166 .addImm(0);
1167 I = BuildMI(*MI.getParent(), std::next(I), I->getDebugLoc(),
1168 TII->get(AMDGPU::COPY), DstReg)
1169 .addReg(SCCCopy);
1170 MI.eraseFromParent();
1171 continue;
1172 }
1173 if (DstReg == AMDGPU::SCC) {
1174 Register Tmp = MRI->createVirtualRegister(TRI->getBoolRC());
1175 I = BuildMI(*MI.getParent(), std::next(MachineBasicBlock::iterator(MI)),
1176 MI.getDebugLoc(), TII->get(LMC.AndOpc))
1177 .addReg(Tmp, getDefRegState(true))
1178 .addReg(SrcReg)
1179 .addReg(LMC.ExecReg);
1180 MI.eraseFromParent();
1181 }
1182 }
1183 }
1184}
1185
1186PreservedAnalyses
1190 SIFixSGPRCopies Impl(&MDT);
1191 bool Changed = Impl.run(MF);
1192 if (!Changed)
1193 return PreservedAnalyses::all();
1194
1195 // TODO: We could detect CFG changed.
1197 return PA;
1198}
unsigned SubReg
unsigned const MachineRegisterInfo * MRI
MachineInstrBuilder & UseMI
MachineInstrBuilder MachineInstrBuilder & DefMI
assert(UImm &&(UImm !=~static_cast< T >(0)) &&"Invalid immediate!")
Provides AMDGPU specific target descriptions.
MachineBasicBlock & MBB
MachineBasicBlock MachineBasicBlock::iterator DebugLoc DL
static GCRegistry::Add< ErlangGC > A("erlang", "erlang-compatible garbage collector")
static GCRegistry::Add< CoreCLRGC > E("coreclr", "CoreCLR-compatible GC")
static GCRegistry::Add< OcamlGC > B("ocaml", "ocaml 3.10-compatible GC")
Analysis containing CSE Info
Definition CSEInfo.cpp:27
AMD GCN specific subclass of TargetSubtarget.
#define DEBUG_TYPE
const HexagonInstrInfo * TII
IRTranslator LLVM IR MI
iv Induction Variable Users
Definition IVUsers.cpp:48
#define I(x, y, z)
Definition MD5.cpp:58
Register Reg
Register const TargetRegisterInfo * TRI
Promote Memory to Register
Definition Mem2Reg.cpp:110
MachineInstr unsigned OpIdx
#define INITIALIZE_PASS_DEPENDENCY(depName)
Definition PassSupport.h:42
#define INITIALIZE_PASS_END(passName, arg, name, cfg, analysis)
Definition PassSupport.h:44
#define INITIALIZE_PASS_BEGIN(passName, arg, name, cfg, analysis)
Definition PassSupport.h:39
static std::pair< const TargetRegisterClass *, const TargetRegisterClass * > getCopyRegClasses(const MachineInstr &Copy, const SIRegisterInfo &TRI, const MachineRegisterInfo &MRI)
static cl::opt< bool > EnableM0Merge("amdgpu-enable-merge-m0", cl::desc("Merge and hoist M0 initializations"), cl::init(true))
static bool hoistAndMergeSGPRInits(unsigned Reg, const MachineRegisterInfo &MRI, const TargetRegisterInfo *TRI, MachineDominatorTree &MDT, const TargetInstrInfo *TII)
static bool foldVGPRCopyIntoRegSequence(MachineInstr &MI, const SIRegisterInfo *TRI, const SIInstrInfo *TII, MachineRegisterInfo &MRI)
bool searchPredecessors(const MachineBasicBlock *MBB, const MachineBasicBlock *CutOff, UnaryPredicate Predicate)
static bool isReachable(const MachineInstr *From, const MachineInstr *To, const MachineBasicBlock *CutOff, MachineDominatorTree &MDT)
static bool isVGPRToSGPRCopy(const TargetRegisterClass *SrcRC, const TargetRegisterClass *DstRC, const SIRegisterInfo &TRI)
static bool tryChangeVGPRtoSGPRinCopy(MachineInstr &MI, const SIRegisterInfo *TRI, const SIInstrInfo *TII)
static bool isSGPRToVGPRCopy(const TargetRegisterClass *SrcRC, const TargetRegisterClass *DstRC, const SIRegisterInfo &TRI)
static bool isSafeToFoldImmIntoCopy(const MachineInstr *Copy, const MachineInstr *MoveImm, const SIInstrInfo *TII, unsigned &SMovOp, int64_t &Imm)
static MachineBasicBlock::iterator getFirstNonPrologue(MachineBasicBlock *MBB, const TargetInstrInfo *TII)
SI Lower i1 Copies
#define LLVM_DEBUG(...)
Definition Debug.h:114
static const LaneMaskConstants & get(const GCNSubtarget &ST)
PassT::Result & getResult(IRUnitT &IR, ExtraArgTs... ExtraArgs)
Get the result of an analysis pass for a given IR unit.
AnalysisUsage & addRequired()
AnalysisUsage & addPreserved()
Add the specified Pass class to the set of analyses preserved by this pass.
LLVM_ABI void setPreservesCFG()
This function should be called by the pass, iff they do not:
Definition Pass.cpp:270
Implements a dense probed hash-table based set.
Definition DenseSet.h:269
NodeT * findNearestCommonDominator(NodeT *A, NodeT *B) const
Find nearest common dominator basic block for basic block A and B.
bool properlyDominates(const DomTreeNodeBase< NodeT > *A, const DomTreeNodeBase< NodeT > *B) const
properlyDominates - Returns true iff A dominates B and A != B.
FunctionPass class - This class is used to implement most global optimizations.
Definition Pass.h:314
MachineInstrBundleIterator< MachineInstr, true > reverse_iterator
const MachineFunction * getParent() const
Return the MachineFunction containing this basic block.
LLVM_ABI instr_iterator getFirstInstrTerminator()
Same getFirstTerminator but it ignores bundles and return an instr_iterator instead.
MachineInstrBundleIterator< MachineInstr > iterator
Analysis pass which computes a MachineDominatorTree.
Analysis pass which computes a MachineDominatorTree.
DominatorTree Class - Concrete subclass of DominatorTreeBase that is used to compute a normal dominat...
bool dominates(const MachineInstr *A, const MachineInstr *B) const
MachineFunctionPass - This class adapts the FunctionPass interface to allow convenient creation of pa...
void getAnalysisUsage(AnalysisUsage &AU) const override
getAnalysisUsage - Subclasses that override getAnalysisUsage must call this.
const TargetSubtargetInfo & getSubtarget() const
getSubtarget - Return the subtarget for which this machine code is being compiled.
MachineRegisterInfo & getRegInfo()
getRegInfo - Return information about the registers currently in use.
const MachineFunctionProperties & getProperties() const
Get the function properties.
const MachineInstrBuilder & addImm(int64_t Val) const
Add a new immediate operand.
const MachineInstrBuilder & add(const MachineOperand &MO) const
const MachineInstrBuilder & addReg(Register RegNo, unsigned flags=0, unsigned SubReg=0) const
Add a new virtual register operand.
Representation of each machine instruction.
bool isImplicitDef() const
bool isCopy() const
const MachineBasicBlock * getParent() const
bool isCompare(QueryType Type=IgnoreBundle) const
Return true if this instruction is a comparison.
bool isRegSequence() const
LLVM_ABI unsigned getNumExplicitDefs() const
Returns the number of non-implicit definitions.
bool isMoveImmediate(QueryType Type=IgnoreBundle) const
Return true if this instruction is a move immediate (including conditional moves) instruction.
LLVM_ABI void eraseFromParent()
Unlink 'this' from the containing basic block and delete it.
const MachineOperand & getOperand(unsigned i) const
MachineOperand class - Representation of each machine instruction operand.
unsigned getSubReg() const
int64_t getImm() const
bool isReg() const
isReg - Tests if this is a MO_Register operand.
LLVM_ABI void setReg(Register Reg)
Change the register this operand corresponds to.
bool isImm() const
isImm - Tests if this is a MO_Immediate operand.
LLVM_ABI void ChangeToRegister(Register Reg, bool isDef, bool isImp=false, bool isKill=false, bool isDead=false, bool isUndef=false, bool isDebug=false)
ChangeToRegister - Replace this operand with a new register operand of the specified value.
Register getReg() const
getReg - Returns the register number.
MachineRegisterInfo - Keep track of information for virtual and physical registers,...
static PreservedAnalyses all()
Construct a special preserved set that preserves all passes.
Definition Analysis.h:118
Wrapper class representing virtual and physical registers.
Definition Register.h:19
constexpr bool isVirtual() const
Return true if the specified register number is in the virtual register namespace.
Definition Register.h:74
constexpr bool isPhysical() const
Return true if the specified register number is in the physical register namespace.
Definition Register.h:78
PreservedAnalyses run(MachineFunction &MF, MachineFunctionAnalysisManager &MFAM)
A vector that has set insertion semantics.
Definition SetVector.h:59
bool empty() const
Determine if the SetVector is empty or not.
Definition SetVector.h:99
bool insert(const value_type &X)
Insert a new element into the SetVector.
Definition SetVector.h:168
value_type pop_back_val()
Definition SetVector.h:296
size_type count(ConstPtrType Ptr) const
count - Return 1 if the specified pointer is in the set, 0 otherwise.
std::pair< iterator, bool > insert(PtrType Ptr)
Inserts Ptr if and only if there is no element in the container equal to Ptr.
SmallPtrSet - This class implements a set which is optimized for holding SmallSize or less elements.
std::pair< const_iterator, bool > insert(const T &V)
insert - Insert an element into the set if it isn't already there.
Definition SmallSet.h:181
size_type size() const
Definition SmallSet.h:170
void append(ItTy in_start, ItTy in_end)
Add the specified range to the end of the SmallVector.
void push_back(const T &Elt)
This is a 'vector' (really, a variable-sized array), optimized for the case when the array is small.
TargetInstrInfo - Interface to description of machine instruction set.
TargetRegisterInfo base class - We assume that the target defines a static array of TargetRegisterDes...
std::pair< iterator, bool > insert(const ValueT &V)
Definition DenseSet.h:194
bool contains(const_arg_type_t< ValueT > V) const
Check if the set contains the given element.
Definition DenseSet.h:169
self_iterator getIterator()
Definition ilist_node.h:130
Changed
LLVM_READONLY bool hasNamedOperand(uint64_t Opcode, OpName NamedIdx)
unsigned ID
LLVM IR allows to use arbitrary numbers as calling convention identifiers.
Definition CallingConv.h:24
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
@ Kill
The last use of a register.
@ Undef
Value of the register doesn't matter.
initializer< Ty > init(const Ty &Val)
PointerTypeMap run(const Module &M)
Compute the PointerTypeMap for the module M.
@ Resolved
Queried, materialization begun.
Definition Core.h:776
NodeAddr< DefNode * > Def
Definition RDFGraph.h:384
NodeAddr< InstrNode * > Instr
Definition RDFGraph.h:389
NodeAddr< UseNode * > Use
Definition RDFGraph.h:385
This is an optimization pass for GlobalISel generic memory operations.
void dump(const SparseBitVector< ElementSize > &LHS, raw_ostream &out)
MachineInstrBuilder BuildMI(MachineFunction &MF, const MIMetadata &MIMD, const MCInstrDesc &MCID)
Builder interface. Specify how to create the initial instruction itself.
AnalysisManager< MachineFunction > MachineFunctionAnalysisManager
LLVM_ABI PreservedAnalyses getMachineFunctionPassPreservedAnalyses()
Returns the minimum set of Analyses that all machine function passes must preserve.
bool any_of(R &&range, UnaryPredicate P)
Provide wrappers to std::any_of which take ranges instead of having to pass begin/end explicitly.
Definition STLExtras.h:1712
LLVM_ABI raw_ostream & dbgs()
dbgs() - This returns a reference to a raw_ostream for debugging messages.
Definition Debug.cpp:207
unsigned getDefRegState(bool B)
auto max_element(R &&Range)
Provide wrappers to std::max_element which take ranges instead of having to pass begin/end explicitly...
Definition STLExtras.h:2010
char & SIFixSGPRCopiesLegacyID
LLVM_ABI Printable printMBBReference(const MachineBasicBlock &MBB)
Prints a machine basic block reference.
FunctionPass * createSIFixSGPRCopiesLegacyPass()
#define N
void insert(MachineInstr *MI)