Thanks to visit codestin.com
Credit goes to llvm.org

LLVM 22.0.0git
SchedulerRegistry.h
Go to the documentation of this file.
1//===- llvm/CodeGen/SchedulerRegistry.h -------------------------*- C++ -*-===//
2//
3// Part of the LLVM Project, under the Apache License v2.0 with LLVM Exceptions.
4// See https://llvm.org/LICENSE.txt for license information.
5// SPDX-License-Identifier: Apache-2.0 WITH LLVM-exception
6//
7//===----------------------------------------------------------------------===//
8//
9// This file contains the implementation for instruction scheduler function
10// pass registry (RegisterScheduler).
11//
12//===----------------------------------------------------------------------===//
13
14#ifndef LLVM_CODEGEN_SCHEDULERREGISTRY_H
15#define LLVM_CODEGEN_SCHEDULERREGISTRY_H
16
20
21namespace llvm {
22
23//===----------------------------------------------------------------------===//
24///
25/// RegisterScheduler class - Track the registration of instruction schedulers.
26///
27//===----------------------------------------------------------------------===//
28
31
33 : public MachinePassRegistryNode<ScheduleDAGSDNodes *(*)(SelectionDAGISel *,
34 CodeGenOptLevel)> {
35public:
38
40
41 RegisterScheduler(const char *N, const char *D, FunctionPassCtor C)
43 Registry.Add(this);
44 }
45 ~RegisterScheduler() { Registry.Remove(this); }
46
47
48 // Accessors.
52
54 return (RegisterScheduler *)Registry.getList();
55 }
56
58 Registry.setListener(L);
59 }
60};
61
62/// createBURRListDAGScheduler - This creates a bottom up register usage
63/// reduction list scheduler.
64LLVM_ABI ScheduleDAGSDNodes *
65createBURRListDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel);
66
67/// createSourceListDAGScheduler - This creates a bottom up list scheduler that
68/// schedules nodes in source code order when possible.
69LLVM_ABI ScheduleDAGSDNodes *
70createSourceListDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel);
71
72/// createHybridListDAGScheduler - This creates a bottom up register pressure
73/// aware list scheduler that make use of latency information to avoid stalls
74/// for long latency instructions in low register pressure mode. In high
75/// register pressure mode it schedules to reduce register pressure.
76LLVM_ABI ScheduleDAGSDNodes *createHybridListDAGScheduler(SelectionDAGISel *IS,
77 CodeGenOptLevel);
78
79/// createILPListDAGScheduler - This creates a bottom up register pressure
80/// aware list scheduler that tries to increase instruction level parallelism
81/// in low register pressure mode. In high register pressure mode it schedules
82/// to reduce register pressure.
83LLVM_ABI ScheduleDAGSDNodes *createILPListDAGScheduler(SelectionDAGISel *IS,
84 CodeGenOptLevel);
85
86/// createFastDAGScheduler - This creates a "fast" scheduler.
87///
88LLVM_ABI ScheduleDAGSDNodes *createFastDAGScheduler(SelectionDAGISel *IS,
89 CodeGenOptLevel OptLevel);
90
91/// createVLIWDAGScheduler - Scheduler for VLIW targets. This creates top down
92/// DFA driven list scheduler with clustering heuristic to control
93/// register pressure.
94LLVM_ABI ScheduleDAGSDNodes *createVLIWDAGScheduler(SelectionDAGISel *IS,
95 CodeGenOptLevel OptLevel);
96/// createDefaultScheduler - This creates an instruction scheduler appropriate
97/// for the target.
98LLVM_ABI ScheduleDAGSDNodes *createDefaultScheduler(SelectionDAGISel *IS,
99 CodeGenOptLevel OptLevel);
100
101/// createDAGLinearizer - This creates a "no-scheduling" scheduler which
102/// linearize the DAG using topological order.
103LLVM_ABI ScheduleDAGSDNodes *createDAGLinearizer(SelectionDAGISel *IS,
104 CodeGenOptLevel OptLevel);
105
106} // end namespace llvm
107
108#endif // LLVM_CODEGEN_SCHEDULERREGISTRY_H
static GCRegistry::Add< StatepointGC > D("statepoint-example", "an example strategy for statepoint")
#define LLVM_ABI
Definition Compiler.h:213
MachinePassRegistryListener - Listener to adds and removals of nodes in registration list.
MachinePassRegistryNode * getNext() const
MachinePassRegistry - Track the registration of machine passes.
static RegisterScheduler * getList()
ScheduleDAGSDNodes *(*)(SelectionDAGISel *, CodeGenOptLevel) FunctionPassCtor
static void setListener(MachinePassRegistryListener< FunctionPassCtor > *L)
RegisterScheduler(const char *N, const char *D, FunctionPassCtor C)
static LLVM_ABI MachinePassRegistry< FunctionPassCtor > Registry
RegisterScheduler class - Track the registration of instruction schedulers.
RegisterScheduler * getNext() const
ScheduleDAGSDNodes - A ScheduleDAG for scheduling SDNode-based DAGs.
SelectionDAGISel - This is the common base class used for SelectionDAG-based pattern-matching instruc...
@ C
The default llvm calling convention, compatible with C.
Definition CallingConv.h:34
This is an optimization pass for GlobalISel generic memory operations.
LLVM_ABI ScheduleDAGSDNodes * createDefaultScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel)
createDefaultScheduler - This creates an instruction scheduler appropriate for the target.
LLVM_ABI ScheduleDAGSDNodes * createBURRListDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel)
createBURRListDAGScheduler - This creates a bottom up register usage reduction list scheduler.
LLVM_ABI ScheduleDAGSDNodes * createHybridListDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel)
createHybridListDAGScheduler - This creates a bottom up register pressure aware list scheduler that m...
LLVM_ABI ScheduleDAGSDNodes * createFastDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel)
createFastDAGScheduler - This creates a "fast" scheduler.
LLVM_ABI ScheduleDAGSDNodes * createDAGLinearizer(SelectionDAGISel *IS, CodeGenOptLevel OptLevel)
createDAGLinearizer - This creates a "no-scheduling" scheduler which linearize the DAG using topologi...
CodeGenOptLevel
Code generation optimization level.
Definition CodeGen.h:82
LLVM_ABI ScheduleDAGSDNodes * createSourceListDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel)
createSourceListDAGScheduler - This creates a bottom up list scheduler that schedules nodes in source...
LLVM_ABI ScheduleDAGSDNodes * createILPListDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel)
createILPListDAGScheduler - This creates a bottom up register pressure aware list scheduler that trie...
LLVM_ABI ScheduleDAGSDNodes * createVLIWDAGScheduler(SelectionDAGISel *IS, CodeGenOptLevel OptLevel)
createVLIWDAGScheduler - Scheduler for VLIW targets.
#define N