Jean-Pierre Colinge
University of California, Davis
1
SOI Materials
SOS
3D circuits
Laser recrystallization
ZMR
3D devices
ELO
FIPOS
ELTRAN
Bonding
SmartCut
3D circuits
compliant substrates
SIMOX
1980
1985
1990
1995
2000
2005
Principle
Principle of
of SIMOX
SIMOX
[O]
66%
Oxygen ion implantation
Silicon overlayer
Buried oxide
layer (BOX)
Dose=1.8x1018cm-2
Silicon substrate
Silicon substrate
annealing
Evolution
Evolution of
of SIMOX
SIMOX quality
quality
Silicon
Silicon
SIMOX,
circa
1985
BOX
1,000,000,000
dislocations/cm2
BOX
SIMOX,
1998
3,000
dislocations/cm2
4
Modified
Modified low-dose
low-dose SIMOX
SIMOX (SIMOX-MLD)
(SIMOX-MLD)
Dislocation density (cm-2)
10 10
10 9
16O +: 180 keV, 550C
10 8
10
10 6
10 5
10 4
10 3
10 2
0.00
0.25
0.50 0.75 1.00 1.25 1.50
Oxygen dose (x1018 cm-2)
1.75
2.00
Evolution of dislocation density in the silicon
overlayer with implanted oxygen dose
5
Modified
Modified low-dose
low-dose SIMOX
SIMOX (SIMOX-MLD)
(SIMOX-MLD)
Implant defects
Oxygen implant
Buried oxide
Silicon
Silicon
Silicon
C
A: First implant 3x1017 O+ cm-2, 120 keV, 525C
B: Second implant 1015 O+ cm-2, >120 keV, room Temp.
C: Final annealing
6
Modified
Modified low-dose
low-dose SIMOX
SIMOX (SIMOX-MLD)
(SIMOX-MLD)
Top silicon layer
80 nm BOX
Silicon substrate
Top silicon layer
150 nm BOX
Silicon substrate
Typical MLD: Dose=3x1017cm-2+1015cm-2
7
Variations
Variations on
on the
the SIMOX
SIMOX theme:
theme: ITOX
ITOX
Oxide
Silicon overlayer
BOX
BOX
Silicon
Silicon
Principle of internal thermal oxidation (ITOX)
8
SIMOX
SIMOX material
material properties
properties
Parameter
Standard SIMOX
SIMOX MLD
Wafer diameter
up to 200 mm
up to 300 mm
Silicon film thickness
210 nm
20 to 145 nm
2 nm
Silicon film thickness uniformity
Buried oxide (BOX) thickness
375 nm
135, 145 nm
Buried oxide (BOX) thickness uniformity
10 nm
5 nm
Surface roughness (RMS)
0.7 nm
<0.15 nm
Dislocation density
< 1000 cm-2
< 1000 cm-2
HF defect density
< 0.5 cm-2
< 0.1 cm-2
cm-2
< 0.1 cm-2
BOX pipe (pinhole) density
< 0.1
Metallic contamination
< 5x1010 cm-2
< 3x1010 cm-2
BOX dielectric breakdown
>5 MV/cm
>7 MV/cm
SOI Materials
SOS
3D circuits
Laser recrystallization
ZMR
3D devices
ELO
FIPOS
ELTRAN
Bonding
SmartCut
3D circuits
compliant substrates
SIMOX
1980
1985
1990
1995
2000
2005
10
Bonded
Bonded and
and Etch-back
Etch-back SOI
SOI (BESOI)
(BESOI)
Si wafer
(future SOI layer)
Polishing/etching
SiO2
Si-handle wafer
Bonding
Etch-back
Bonding of two oxidized silicon wafers (left)
and polishing/etching back of one of the
wafers
11
Bonding
Bonding mechanism
mechanism
Infrared transmission
imaging showing the
propagation of a
bonding wave between
two oxidized 100-mm
silicon wafers (from A to
H). Time between
different pictures is
approximately 0.5
second.
Movie can be viewed at:
http://www.waferbond.com/
12
Stengls
Stengls model
model for
for silicon
silicon wafer
wafer bonding
bonding
Si
O
H
O
H
0.7 nm
H
H
H
H
O
O
O
0.35 nm
Si
H
H
H O
H O
H
H
O H
O H
H
O H
Si
H
Si
Si
O
0.16 nm
Si
A: Room temperature, SiOH:(OH2)2:(OH2)2:HOSi;
B: T = 200C, SiOH:HOSi + (H2O)4
C: T > 700C, SiOSi + H2O
13
SOI Materials
SOS
3D circuits
Laser recrystallization
ZMR
3D devices
ELO
FIPOS
ELTRAN
Bonding
SmartCut
3D circuits
compliant substrates
SIMOX
1980
1985
1990
1995
2000
2005
14
Smart-Cut
Smart-Cut process
process
H+ implantation
Seed wafer
SiO 2
Handle wafer
Seed wafer
A
B
Annealing
Seed wafer
Waferwafer
A
Seed
Handle wafer
Handle wafer
A: Hydrogen implantation; B: Wafer bonding; C: Splitting of wafer A; D: Polishing
of both wafers. Wafer A is recycled as a future handle wafer
15
Smart-Cut
Smart-Cut process
process
H+
Rp
platelets
lid thickness
blister lid
gas-filled
cavity
vacancy
clusters
Silicon wafer
Silicon wafer
A: Hydrogen implantation ad formation of defects (vacancies,
vacancy clusters and platelets); B: Formation of a blister upon
annealing. Rp is the projected range of the implanted ions.
16
Smart-Cut
Smart-Cut process
process
Silicon wafer
(handle wafer)
Silicon wafer
(handle wafer)
SiO2
SiO 2
Cracks
Rp
Silicon wafer
(Seed wafer)
Silicon wafer
(Seed wafer)
Formation of cracks near the projected range of s silicon
wafer implanted with hydrogen. A: Bonding of the handle
wafer (stiffener) to the seed wafer; B: Formation of a crack
network near the projected range upon annealing.
17
Layer transfer using bonding Techniques
SOI devices transferred
onto 200 mm fused silica wafer
Bulk devices thinned down to 35 m and
transferred onto a plastic film
http://www.tracit-tech.com/transfer.html
18
SOI Materials
SOS
3D circuits
Laser recrystallization
ZMR
3D devices
ELO
FIPOS
ELTRAN
Bonding
SmartCut
3D circuits
compliant substrates
SIMOX
1980
1985
1990
1995
2000
2005
19
Eltran
Eltran process
process
Double porous
silicon layer
Epitaxial silicon
B
Handle wafer
Bonding
Seed wafer
Nozzle
SiO2
Handle wafer
C
Handle wafer
D
A: Formation of a porous silicon layer by electrochemical reaction in HF;
B: Growth of epitaxial silicon; C: Bonding to a handle wafer; D: Porous
silicon layer splitting using a water jet; E: Etching and H2 annealing.
20
10
Eltran
Eltran process
process
Wafer
pair
Nozzle
Water jet
http://www.canon.com/technology/detail/device/soi/
http://www.mrs.org/meetings/spring2001/presentations/SO1I8.2_color.pdf
21
Transferred
Transferred layer
layer material
material properties
properties
Parameter
Wafer diameter
Unibond
300 mm
Eltran
300 mm
Silicon film thickness
50 to 100 nm
20 to 145nm
Silicon film thickness uniformity
0.5 nm
1.6 nm
Buried oxide (BOX) thickness
100 nm to 3 m
135, 145 nm
Buried oxide thickness uniformity
0.1 nm
2 nm
Surface roughness (RMS)
0.15 nm
0.1 nm
Dislocation density
HF defect density
100 cm-2
1 cm-2
400 cm-2
< 0.05 cm-2
BOX pipe (pinhole) density
none
none
Metallic contamination
5x1010 cm-2
5x1010 cm-2
22
11
Number of wafers (8-inch equivalent)
Estimated
Estimated worldwide
worldwide SOI
SOI
wafer
wafer production
production capability
capability
2.5
X 1,000,000
1.5
0.5
1996
1998
2000
2002
2004
Year
23
Jean-Pierre Colinge
University of California, Davis
24
12
Outline
Evaluation of SOI wafers
Process-related metrology issues
SOI vs. bulk CMOS processing
Process steps and processing
issues specific to SOI
25
Reflectivity (dimensionless)
Thickness measurement/Reflectometry
1
0.8
0.6
0.4
0.2
0
800
120
700
Wa
ve
100
80
600
leng
th (n
60
40
500
m)
400
20
n
Silico
Fil
ickn
m Th
n
ess (
m)
Reflectivity of the SOI structure as a function of wavelength and silicon film thickness. The BOX thickness is 400 nm.
26
13
Metrology issue: haze/particulate detection
0.3
7
0.
0 .6
0.5
0 .6
0.7
0 . 5 00. 3
.4
0.8
300
0 .9
0.
0.
0.
0 .0 . 6
5
0 .9
0.8
0.
0.7
.6
0 0. 5
0.4
0.2
0.4
0 .5
0.4
0.5
0 .6
0 .7
0 .8
0.
0.1
0.
0.
0.
0.5
0.5
0.8
0 .9
20
30
0.9
1
0 .6
40
0.
0. 3
4
50
70
0.9
0 .7
0 .6
0 .5
0 .2
60
= 488 nm
4
0.
0
0 .0 . 7 . 8
0 .6
5
0.
0.
0 .7
0.9
0.5
0.1
0 .3
10
0.
0.
0 .30 . 2
0.
0 .8
0.1
0.
0.1
6
0.
0.
0 .8
0.8
0.
0 .7
0.
0 .7
0 .6
0 .5
0 .3
0 .6
0.
0.
50
0
0 .. 3
4
0.
0.9
0. 7
100
0 .5
0 .7
0 .2
0.
150
0.6
0 .8
0.
0.
0. 3
4
0 .7
0.6
0.4
0.5
0 .0 . 7
0 .6
5
9
4
0.1
0 .8
0.
200
0 .8
0.
2
1
0.9
0.8
0.
0.
0 .30 . 2
250
0. 9
0 .7 6
0.
Buried Oxide Thickness (nm)
0 .9
0. 1
0 .2
0. 3
0 .4
0.
8
0.
0 7.
6
0.5
0 .1 0 . 2
350
0.
0.8
400
80
90
100
S ilic o n F ilm T h ic k n e s s ( n m )
Apparent particulate size depends on reflectivity !
C. Maleville, E. Neyret, L. Ecarnot, T. Barge, A.J. Auberton, Proceedings of the IEEE International SOI Conference, p. 19, 2001
C. Maleville, Electrochemical Society Proceedings Vol. 2003-05, p. 33, 2003
C. Maleville, C. Moulin, E. Neyret, Proceedings of the IEEE International SOI Conference, p. 194, 2002
27
Chemical decoration of defects
Dash etch
HF:HNO3:CH3COOH 1:3:10
Schimmel etch
HF:1M CrO3 2:1
Secco etch
HF:0.15M K2Cr2O7 2:1
Stirl etch
HF:5M CrO3 1:1
Wright etch
60ml HF:30 ml HNO3:30 ml 5M CrO3: 2 grams Cu(NO3)2:60 ml H2O
Electrochemical etch
5% wt HF
Iodine etch
2M KI:0.5M I2:2.5M HF:28.5M CH3OH:66.5M H2O
W.C. Dash, J. Appl. Phys, Vol. 27, p. 1993, 1956
D.G. Schimmel, J. Electrochem. Soc, Vol. 126, p. 479, 1979
F. Secco d'Aragona, J. Electrochem. Soc., Vol. 119, p. 948, 1972
E. Sirtl and A. Adler, Zeitung fr Metallkunde, Vol. 52, p. 529, 1961
M. Wright Jenkins, J. Electrochem. Soc., Vol. 124, p. 757, 1977
T.R. Guilinger, M.J. Kelly, J.W. Medernach, S.S. Tsao, J.O. Steveson, and H.D.T. Jones, Proceedings of the IEEE SOS/SOI Technology Conference, p. 93, 1989
M.J. Kelly, T.R. Guilinger, J.W. Medernach, S.S. Tsao, H.D.T. Jones, and J.O. Steveson, Electrochemical Society Proceedings, Vol. 90-6, p. 120, 1990
K. Imamura, K. Daido, K. Mimegishi, H. Nakanishi, Japanese Journal of Applied Physics, Vol.16, suppl.1, p. 547, 1977
Y. Moriyasu, T. Morishita, M. Matsui, A. Yasujima, M. Ishida, Electrochemical Society Proceedings, Vol. 99-3, p. 137, 1999
28
14
Chemical decoration of defects
Problem: Si film may be too thin and is etched before defects are decorated.
Defect
BOX
BOX
Defect in thin SOI layer (A) revealed by Secco etch (B) followed by HF etch (C)
H. Moriceau, B. Aspar, M. Bruel, A.M. Cartier, C. Morales, A. Soubie, T. Barge, S. Bressot, C. Maleville, A.J. Auberton, Electrochemical Society Proceedings, Vol. 99-3, p. 173, 1999
29
Chemical decoration of BOX pipes
BOX
Pipe
A Si wafer
100 V
Al electrode
Wafer
Texwipe
Cu electrode
The electrolytic reaction CuSO4 Cu++ + SO4- and Cu++ + 2e- Cu(s) takes place in the TexwipeTM
wherever it receives current from a pipe. Stains (dots) of metallic copper are, therefore, created on the
TexwipeTM, each corresponding to a pipe in the BOX
L.P. Allen, M.J. Anc, M. Duffy, J.H. Parechanian, J.H. Yap, Electrochemical Society Proceedings Vol. 96-3, p. 18, 1996
30
15
Wafer Bonding Quality
Infrared imaging technique
Light
bulb
Infrared
camera
Bonded
pair
Voids due to
tweezer handling
Voids between bonded vafers
revealed by infrared (IR) imaging
Voids due to
particulates
31
Bonding Strength
Razor
blade
Razor
blade
Silicon wafer
Silicon wafer
tb
L
A
tw
Wafer pair
De-bonded
region
(crack)
B
Crack propagation measurement; A: lateral view; B: top view
The strength of the bond (or bonding energy) is measured in erg/cm2 or J/m2 (1 erg/cm2 = 10-3 J/m2). The most common technique used to measure bond energy
is the so-called "crack propagation technique" based on the insertion of a razor blade between the bonded wafers (Figure 3.12). The insertion of a blade of
thickness tb causes the formation of a "crack" or a de-bonded region that extends over a length L past the edge of the blade. The extension of the crack can be
measured by infrared imaging. The bond energy, , is given by:
3 E t w3 tb2
(J/m2)
=
4
32 L
where tw is the thickness of each individual wafer (m), E is the silicon Young's modulus (166 GPa) and L is the crack length (m). This measurement is very easy
to perform, but any inaccuracy in measuring the crack length induces large variations of the calculated bonding energy, because of the fourth-power dependence
of on L. A 10% inaccuracy in crack length measurement, for instance, leads to a near 50% error in bonding energy.
W.P. Maszara, G. Goetz, A. Caviglia, J.B. McKitterick, Journal of Applied Physics, Vol. 64, p. 4943, 1988
Q.Y. Tong and U. Gsele, Semiconductor Wafer Bonding Science and Technology, The Electrochemical Society Series, John Wiley & Sons, p. 25, 1999
32
16
-MOSFET
Source probe
Drain probe
VS
VD
R1
R2
Silicon overlayer
Buried oxide
VG2
Buried oxide
Substrate
(back gate)
Si wafer
VG
-MOSFET with circular, concentric source and drain electrodes
Principle of the -MOSFET
I D = f g Cox 2
1 + (VG 2 VT 2 / FB 2 )
(VG 2 VT 2 / FB 2 )VD
ID =
2
C ox (VG 2 VTH 2 / FB 2 ) V D
ln (R2 R1 )
S. Cristoloveanu and S. Williams, IEEE Electron Device Letters, Vol. 31, p. 102, 1992
S. Cristoloveanu and S.S. Li, Electrical Characterization of Silicon-On-Insulator Materials and Devices, Kluwer Academic Publishers, p. 104, 1995
D. Munteanu, S. Cristoloveanu, and H. Hovel, Electrochemical and Solid-State Letters, Vol. 2, p. 242, 1999.
33
-MOSFET
B
Drain current
Drain current
n-channel
p-channel
V FB2
Total current
accumulation
current
bulk
current
inversion
current
V T2
V FB2 VT2 Vo
Gate voltage
Gate voltage
I-VG characteristics of a -MOSFET. A: fully depleted film; B: partially depleted film
S. Cristoloveanu and S. Williams, IEEE Electron Device Letters, Vol. 31, p. 102, 1992
S. Cristoloveanu and S.S. Li, Electrical Characterization of Silicon-On-Insulator Materials and Devices, Kluwer Academic Publishers, p. 104, 1995
D. Munteanu, S. Cristoloveanu, and H. Hovel, Electrochemical and Solid-State Letters, Vol. 2, p. 242, 1999.
34
17
CMOS Processing
N+
N+
P+
N-well
Field oxide
N+
P+
P-type substrate
N+
P
P+
Field oxide
P+
N+
P+
Buried oxide
Si-substrate
Field oxide
N+
N+
P+
P+
Buried oxide
Si-substrate
Cross-section of
A: bulk CMOS inverter
B: partially depleted SOI CMOS inverter, and
C: fully depleted SOI CMOS inverter
35
Si3N4
Shallow Trench Isolation (STI)
Pad
oxide
Si
Si3N4
Si3N4
Si
Si
Thermal
oxide liner
Si
BOX
Shallow trench isolation; A: lithography and
nitride/pad oxide/silicon etch; B: growth of
sidewall thermal oxide, C:CVD oxide
deposition and CMP; D: nitride and pad oxide
strip.
Silicon
Si
BOX
BOX
Substrate
Deposited
oxide
Si
Si
Si
Si
BOX
C
Oxide liner
Substrate
Si3N4
Substrate
BOX
Substrate
Deposited
oxide
Silicon island bending caused by
oxide liner growth lower surface
mobility for electrons
Substrate
H. Shang, M.H. White, D.A. Adams, Proceedings of the IEEE International SOI Conference, p. 37, 2002
36
18
Source and drain resistance
VS
Source
Gate
VD
Drain
Rs
RD
Buried oxide
Si substrate
(back gate)
S&D resistance become important as silicon film
thickness is reduced.
Solutions: elevated S&D
full or partial S&D silicidation
metal (Schottky) S&D
Ref: 41-43
37
Elevated source and drain
Liner thickness
Thickness
of raised
extension
Gate
Source
Body
Drain
BOX
A. Vandooren, A. Barr, L. Mathew, T.R. White, S. Egley, D. Pham, M. Zavala, S. Samavedam, J. Schaeffer, J. Conner, B.Y. Nguyen, B.E. White, Jr., M.K. Orlowski, J. Mogab,
IEEE Electron Device Letters, Vol. 24, no. 5, p. 342, 2003
S.S. Kim, T.H. Choe, H.S. Rhee, G.J. Bae, K.W. Lee, N.I. Lee, K. Fujihara, H.K. Kang, J.T. Moon, Proceedings of the IEEE International SOI Conference, p. 74, 2000
J.L. Egley, A. Vandooren, B. Winstead, E. Verret, B. White, B.Y. Nguyen, Electrochemical Society Proceedings, Vol. 2003-05, p. 307, 2003
38
19
Silicided source and drain
Gate
Lc
Gate
RL
tM
RL
Silicide
c
Silicide
tsi
R
RB
Current flow path in a silicide junction. A: the silicide is thinner than the silicon film; B: the silicide reaches the BOX
H.I. Liu, J.A. Burns, C.L. Keast, P.W. Wyatt, IEEE Transactions on Electron Devices, Vol. 45, no. 5, p. 1099, 1998
T. Ichimori, N. Hirashita, 2000 IEEE International SOI Conference. Proceedings, p. 72, 2000
T. Ichimori, N. Hirashita, Japanese Journal of Applied Physics Part 1, Vol. 40, no. 4B, p. 2881, 2001
39
Reduced antenna effect
Iplasma
Iplasma
Gate
oxide
Gate material
FOX
FOX
Gate
FOX
Si island
FOX
BOX
Substrate
Substrate
B
Iplasma
Iplasma
Vgox
Vgox
Cgox
Cgox
CFOX
CFOX
CBOX
Antenna effect during plasma etch step in bulk (A) and SOI (B)
A.O. Adan, T. Naka, A. Kagisawa, H. Shimizu, Proceedings of the IEEE International SOI Conference, p. 9, 1998
40
20
Several books have been published on SOI
41
21