Code No: R1631042 R16 SET - 1
III B. Tech I Semester Regular/Supplementary Examinations, March – 2021
LINEAR IC APPLICATIONS
(Common to Electronics and Communication Engineering, Electronics and Instrumentation
Engineering, Electronics and Computer Engineering)
Time: 3 hours Max. Marks: 70
Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answering the question in Part-A is compulsory
3. Answer any FOUR Questions from Part-B
~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
PART –A (14 Marks)
1 a) What is a level translator circuit? Why it is used with the cascaded differential [3M]
amplifier?
b) What is the major difference between among SSI, MSI, LSI and VLSI ICs? [2M]
c) Draw the schematic diagram of an analog multiplier using logarithmic amplifier. [2M]
d) How is an op-amp used as a sample and hold circuit? [3M]
e) List important features of the 555 timer. [2M]
f) Calculate the values of LSB, MSB and full scale output for an 8-bit DAC, if the [2M]
applied input is in the range of 0-10V.
PART –B (56 Marks)
2 a) Draw the circuit diagram of a basic differential amplifier and explain its transfer [7M]
characteristics.
b) Draw the circuit diagram of dual input unbalanced output differential amplifier and [7M]
derive the expression for dc analysis.
3 a) Name the most important parameters of an operational amplifier. What are their ideal [7M]
values and practical values?
b) Explain dominant pole frequency compensation method. [7M]
4 a) What are the advantages of instrumentation amplifier? Derive an expression for the [7M]
transfer function of an instrumentation amplifier.
b) For the non-inverting a.c amplifier Rin=50Ω, Ci=0.1μf, R1=100Ω, RF=1kΩ and [7M]
R0=10kΩ. Determine the gain and bandwidth of the amplifier.
5 a) With a suitable circuit diagram, explain the operation of Narrow band pass filter [7M]
(NBPF) and give the necessary design expression.
b) Design a wide band-pass filter with fL=200 Hz. FH=1 kHz and a pass band gain=4. [7M]
Draw the frequency response and calculate ‘Q’ factor for the filter.
6 a) Draw the block diagram of generation of FSK using a PLL. Explain how tracking [7M]
range affects error voltage in detection?
b) Underline the principle of operation of a Varactor diode and draw the circuit of a [7M]
VCO using such a diode.
7 a) Define the following terms: [7M]
i) Accuracy ii) Resolution iii) Conversion time iv) Percentage resolution.
b) Draw the circuit of a ladder type DAC for 4 bits and derive expression for output [7M]
voltage.
*****
||''|''||''||''''''|
Code No: R1631042 R16 SET - 2
III B. Tech I Semester Regular/Supplementary Examinations, March – 2021
LINEAR IC APPLICATIONS
(Common to Electronics and Communication Engineering, Electronics and Instrumentation
Engineering, Electronics and Computer Engineering)
Time: 3 hours Max. Marks: 70
Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answering the question in Part-A is compulsory
3. Answer any FOUR Questions from Part-B
~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
PART –A (14 Marks)
1 a) What are the four differential amplifier configurations? Which one is not commonly [3M]
used?
b) What are the three operating temperature ranges of the IC? [2M]
c) Explain the need for emitter resistor RE in an emitter coupled astable multivibrator. [3M]
d) Draw a circuit for multiplication of two analog signals. [2M]
e) What is the major difference between digital and analog PLLs. [2M]
f) Define the parameters resolution and settling time of DAC. Obtain the value of [2M]
resolution for an 8-bit DAC.
PART –B (56 Marks)
2 a) Explain the single input unbalanced output differential amplifier and derive an [7M]
expression for voltage gain of this differential amplifier.
b) Write a short note on cascade differential amplifier stages with suitable circuit diagram. [7M]
3 a) Define the terms: CMRR, PSRR, SVRR, Input bias current, Input offset voltage and [7M]
Gain bandwidth product.
b) If an op-amp has a slew rate of 3 V/μs, find the rise time for an output voltage of 12V [7M]
amplitude resulting from a rectangular pulse input if the op-amp is slew rate limited.
4 a) What are the different modes of operation of an active integrator? Explain them. [7M]
b) Design a practical integrator circuit to process the sinusoidal input waveform up to [7M]
1KHz and the input amplitude is 10mV. Assume necessary standard values of
resistance.
5 a) Draw the op-amp circuit configuration of a band-pass filter formed by cascading two [7M]
pole high-pass filters and a two pole low-pass filter, and derive the expression for
centre frequency f0.
b) Describe the working of sample and hold circuit with a suitable diagram. [7M]
6 a) Draw the pin diagram of 566 VCO IC and list important specifications of 566 VCO IC. [7M]
b) Derive an expression for the lock-in range of a PLL? [7M]
7 a) Draw the block diagram of a ramp-type digital voltmeter and explain its working. [7M]
b) Describe the principle of working of an R-2R DAC. What is the minimum and [7M]
maximum value of gain for it? How can a DAC be used as current-to-voltage
converter?
*****
||''|''||''||''''''|
Code No: R1631042 R16 SET - 3
III B. Tech I Semester Regular/Supplementary Examinations, March – 2021
LINEAR IC APPLICATIONS
(Common to Electronics and Communication Engineering, Electronics and Instrumentation
Engineering, Electronics and Computer Engineering)
Time: 3 hours Max. Marks: 70
Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answering the question in Part-A is compulsory
3. Answer any FOUR Questions from Part-B
~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
PART –A (14 Marks)
1 a) Why is a cascaded configuration used in an op-amp? [2M]
b) What are the advantages of using a schematic symbol for an op-amp? [3M]
c) Describe the operation of zero-crossing detector. [3M]
d) What is an all-pass filter? Where and why it is needed? [2M]
e) What is a capture range and lock range of PLL? [2M]
f) Define important performance specifications of Digital to Analog converters listing [2M]
their typical values.
PART –B (56 Marks)
2 a) Mention the types of open loop configurations of an Op-Amp. Explain each [7M]
configuration in detail.
b) Draw the ac and dc equivalent circuits of single input balanced output differential [7M]
amplifier and also derive an expression for voltage gain of this differential amplifier.
3 a) Derive CMRR of emitter coupled differential amplifier. What do you mean by [7M]
difference mode gain?
b) For an OP-AMP, PSRR is 70dB, CMRR is 105, and differential mode gain is 105. [7M]
The output voltage changes by 20V in 4 μs. Calculate:
i) Numerical value of PSRR, ii) Common mode gain, iii) Slew rate.
4 a) Explain the operation of a practical differentiator. Use relevant expressions, [7M]
diagrams.
b) In the below circuit, it can be shown that V0=α1V1+α2V2+α3V3. Find the values of α1, [7M]
α2, α3. Find the value of V0 if
i) R4 is Short circuited ii) R4 is removed iii) R1 is short circuited.
5 a) Describe the principle of operation of an inverting first order low-pass filter using [7M]
op-amp and draw its frequency response curve.
b) Design a second order Butter-worth low pass filter having a cut-off frequency of [7M]
1KHz. The damping factor is equal to 1.414.
1 of 2
||''|''||''||''''''|
Code No: R1631042 R16 SET - 3
6 a) Draw the dc voltage versus phase difference characteristics of balanced modulator [7M]
phase detector of a PLL indicating all important regions.
b) With a neat functional diagram, explain the operation of VCO and also derive an [7M]
expression for free running frequency, f0.
7 a) Using a neat sketch, explain the working of a parallel comparator ADC. [7M]
b) Draw the circuit of a Weighted Resistor DAC and obtain expression for n-bits. [7M]
*****
2 of 2
||''|''||''||''''''|
Code No: R1631042 R16 SET - 4
III B. Tech I Semester Regular/Supplementary Examinations, March – 2021
LINEAR IC APPLICATIONS
(Common to Electronics and Communication Engineering, Electronics and Instrumentation
Engineering, Electronics and Computer Engineering)
Time: 3 hours Max. Marks: 70
Note: 1. Question Paper consists of two parts (Part-A and Part-B)
2. Answering the question in Part-A is compulsory
3. Answer any FOUR Questions from Part-B
~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~~
PART –A (14 Marks)
1 a) Explain why open-loop op-amp configuration is not used for linear applications? [2M]
b) What is the difference between monolithic and hybrid ICs? [2M]
c) Explain the working principle of a feedback limiter circuit. [2M]
d) Define a filter. How are filters classified? [3M]
e) For being used in a PLL, describe the characteristics that a VCO must possess. [3M]
f) Compare Successive approximation A/D converter with Parallel comparator type A/D [2M]
converter.
PART –B (56 Marks)
2 a) With suitable circuit diagram, explain about Dual input balanced output differential [7M]
amplifier. And derive necessary expressions for dc and ac analysis.
b) What is a differential amplifier? Mention the classification of differential amplifier [7M]
with neat diagrams.
3 a) What is an Op-Amp? Draw the functional block diagram of an Op-Amp and explain [7M]
each block in detail.
b) An op-amp has a slew rate of 2V/μs. What is the maximum frequency of an output [7M]
sinusoid of peak value 5V at which the distortion sets in due to the slew rate
limitation?
4 a) Using three op-amps draw the circuit diagram of an instrumentation amplifier and [7M]
derive an expression for the output voltage.
b) Design a single op-amp logarithmic amplifier and derive the relation between the [7M]
output and input voltage? Explain why it is called a logarithmic amplifier?
5 a) Draw a band pass filter circuit with its frequency response curve. Explain its working. [7M]
b) Using an op-amp, design a second order low-pass filter with a cutoff frequency of [7M]
1KHz.
6 a) Draw the circuit diagram of a 555 timer connected as an astable multivibrator and [7M]
explain its operation.
b) Using 555 timers, design a monostable multivibrator to produce pulses of width of [7M]
110 msec. Use a 1µF capacitor.
7 a) Draw and explain the block diagram of a counter type ADC and list out its [7M]
disadvantages.
b) Draw the simplified block diagram of a successive approximation ADC and explain [7M]
its working.
*****
||''|''||''||''''''|