PDC New
PDC New
Engineering
INDUR
INSTITUTE OF ENGINEERING & TECHNOLOGY
SIDDIPET – 502277
LABORATORY MANUAL
1.. S.LATHA
2.…………
DEPARTMENT
OF
ELECTRONICS AND COMMUNICATION ENGINEERING
PREFACE
In pulse digital circuits lab students will be able to analyze and design different linear and non-linear
waveforms with different time constants and different types of inputs, with and without reference voltages using
linear and non-linear wave shaping circuits. Design, analysis and voltage regulators circuits. To study the
conditions of sampling gates and logic gates. The able to study the different sweep generator circuits like
transistor current sweep miller sweep, boot strap sweep generator will be done.
COURSE OBJECTIVES:
1. The students already studied the subjects of BEE,AE and PDC. So they will be having theoretical
knowledge about the Experiments.
2. Mean while BEE and AE practical Lab also they finished in the previous semester.
3. Hence they will be having some of the knowledge regarding the Experiments.
4. In the current semester they will improve their skills by doing the experiments
COURSE OUTCOME:
CODE OF CONDUCT
1. Students should report to the concerned labs as per the time table schedule.
2. Students who turn up late to the labs will in no case be permitted to perform the experiment scheduled
for the day.
3. After completion of the experiment, certification of the concerned staff in-charge in the observation
book is necessary.
4. As per JNTUH curriculum, this will be evaluated for maximum of 25 marks, out of which 10 marks will
be awarded based on performance in the lab test to be conducted atleast two in a semester / three in a
yearly course .Remaining 15 marks will be based on continuous evaluation method during each lab
session and it should be taken as average of all the experiments.
5. Staff member in-charge shall award marks based on continuous evaluation for each
experiment out of maximum 10 marks and should be entered in the notebook
6. Students should bring a note book of about 100 pages and should enter the readings/observations into
the note book while performing the experiment.
7. The record of observations along with the detailed experimental procedure of the experiment performed
in the immediate last session should be submitted and certified by the staff member in-charge.
8. Not more than three students in a group are permitted to perform the experiment on a setup.
9. The group-wise division made in the beginning should be adhered to, and no mix up of student
among different groups will be permitted later.
10. The components required pertaining to the experiment should be collected from stores in-charge after
duly filling in the requisition form.
11. When the experiment is completed, students should disconnect the setup made by them, and should
return all the components/instruments taken for the purpose.
12. Any damage of the equipment or burn-out of components will be viewed seriously either by putting
penalty or by dismissing the total group of students from the lab for the semester/year.
13. Students should be present in the labs for the total scheduled duration.
14. Students are required to prepare thoroughly to perform the experiment before coming to Laboratory.
15. Procedure sheets/data sheets provided to the students’ groups should be maintained neatly and to be
returned after the experiment.
INDEX
Sl. No. Name of the Experiment Page No.
EXPERIMENT NO:-1
AIM: 1. To design low pass RC circuits for different time constants and verify their responses
APPARTUS REQUIRED:
2. Signal Generator - 1 No
COMPONENTS:
1. Resistor (100kΩ) - 1 No
3. Bread Board - 1 No
4. Connecting wires
5. CRO Probes - 2 No
THEORY
Low Pass RC circuit : The reactance of the capacitor depends upon the frequency of operation. At very high
frequencies, the reactance of the capacitor is zero. Hence the capacitor in fig.1.2 acts as short circuit. As a
result, the output will fall to zero. At low frequencies, the reactance of the capacitor is infinite. So the capacitor
acts as open circuit. As a result the entire input appears at the output. Since the circuit allows only low
frequencies, therefore it is called as low pass RC circuit.
Low pass RC circuit as an integrator: In low pass circuit, if the time constant is very large in comparison
with the time required for the input signal to make an appreciable change, the circuit is called an “integrator”.
Under these circumstances the voltage drop across C will be very small in comparison to the drop across R and
DESIGN
CIRCUIT DIAGRAM:
PROCEDURE:
2. Apply the Square wave input to the circuit (Vi = 10 VP-P, f = 1KHz)
3. Calculate the time constant of the circuit by connecting one of the Capacitor provided.
4. Observe the output wave forms for different input frequencies (RC<<T,RC=T,RC>˃T)
OBSERVATIONS:
C C τ=RC T Condition
100 KΩ 0.01μF
100 KΩ 0.01μF
100 KΩ 0.0047μF
100 KΩ 0.01μF
CALCULATIONS:
Theoritical:
For RC<<T
Where R=1KΩ
C=0.1uF
Practical:
a) RC=T
b) RC >>T
c) RC<< T
INFERENCE:
At low frequencies the capacitor C behaves almost like a open circuit and output is equal to input
voltage. As the frequency increases the reactance of the capacitor increases and C functions almost like a short
circuit and output voltage is equal to zero. So the low pass RC allows low frequency signals and stops high
frequency signals. When the time constant of the circuit is less than the time period of a input signal, the
capacitor charges and discharges quickly. So the shape of the output is same as the input signal. But as the time
constant of circuit is increases the capacitor charges and discharges very slowly so when the time constant of
the low pass RC circuit is very much greater than the time period of a input signal it acts as a integrator.
PRECAUTIONS:
TROUBLE SHOOTING:
RESULT:
RC low pass designed, frequency response and response at different time constants is observed.
EXTENSION:
APPLICATIONS:
1. Filter circuits
QUESTIONS
1. Prove that for any periodic input wave form the average level of the steady state output signal from an
RC high pass circuit is always zero.
2. Show that a low pass circuit with a time constant acts as Integrator?
3. a step signal as input and draw its output for a sinusoidal wave?
AIM: 1. To design high pass RC circuits for different time constants and verify their responses for a square
wave input of given frequency.
2. To find the % tilt of high pass RC circuit for long time constant.
APPARTUS REQUIRED:
2. Signal Generator - 1 No
COMPONENTS:
1. Resistor (100kΩ) - 1 No
3. Bread Board - 1 No
4. Connecting wires
5. CRO Probes - 2 No
THEORY
High Pass RC circuit: The reactance of the capacitor depends upon the frequency of operation. At very high
frequencies, the reactance of the capacitor is zero. Hence the capacitor in fig.1.1 acts as short circuit. As a result
the entire input appears at the output. At low frequencies, the reactance of the capacitor is infinite. So the
capacitor acts as open circuit. Hence no input reaches the output. Since the circuit allows only high frequencies,
therefore it is called as high pass RC circuit.
High pass RC circuit as a differentiator: In high pass RC circuit, if the time constant is very small in
comparison with the time required for the input signal to make an appreciable change, the circuit is called a
“Differentiator”. Under these circumstances the voltage drop across R will be very small in comparison with the
drop across C. Hence we may consider that the total input Vi appears across C. So that the current is determined
entirely by the capacitor.
i = C dVi/dt. The output signal voltage across R is Vo = RC dVi/dt. i.e. The output is proportional to the
differentiation of the input. Hence the high pass RC circuit acts as a differentiator for RC << T.
DESIGN
CIRCUIT DIAGRAM:
PROCEDURE:
2. Apply the Square wave input to the circuit (Vi = 10 VP-P, f = 1KHz)
3. Calculate the time constant of the circuit by connecting one of the Capacitor provided.
4. Observe the output wave forms for different input frequencies (RC<<T,RC=T,RC>˃T)
OBSERVATIONS:
R C C τ=RC T Condition
100 KΩ 0.01μF
100 KΩ 0.01μF
100 KΩ 0.0047μF
100 KΩ 0.01μF
CALCULATIONS:
Theoretical:
For RC == T
Where, T=1ms
R = 10 K
C= 0.1 Uf
Practical:
%Tilt=2(V1-V1’)/V*100
INFERENCE:
PRECAUTIONS:
TROUBLE SHOOTING:
RESULT:
RC low pass designed, frequency response and response at different time constants is observed.
EXTENSION:
APPLICATIONS:
1. Filter circuits
QUESTIONS
EXP-2
NON-LINEAR WAVE SHAPING CIRCUITS
A) CLIPPER CIRCUITS
AIM:
APPARATUS REQUIRED:
COMPONENTS:
1. Capacitor 0.1uf - 1 No
THEORY:
Clipping circuits basically limit the amplitude of the input signal either below or above certain voltage
level. They are referred to as Voltage limiters, Amplitude selectors or Slicers. A clipping circuit is one, in which
a small section of input waveform is missing or cut or truncated at the output section. Clipping circuits are
classified based on the position of Diode.
1.Series Diode Clipper
2.Shunt Diode Clippe
CIRCUIT DIAGRAM:
PROCEDURE:
4. Observe the O/P waveform on the CRO and compare with I/P waveform.
5. Sketch the I/P as well as O/P waveforms and mark the numerical values.
6. Note the changes in the O/P due to variations in the reference voltage VR = 2V, 3V..
7. Obtain the transfer characteristics of Fig.1, by keeping CRO in X-Y mode.
8. Repeat the above steps for all the circuit.
OBSERVATIONS:
CALCULATIONS:
NATURE OF GRAPHS:
INFERENCE:
The clipper circuits clips off the some part of the waveform depend on the applied reference voltage.
Clipping circuits do not require energy storage elements these circuits can also used as sine to square wave
converter at low amplitude signals.
PRECAUTIONS:
RESULT:
Different types of clipping circuits have been studied and observed the responses for various
combinations of VR and clipping diodes.
EXTENTION:
QUESTIONS:
EXP-2
B) CLAMPER CIRCUITS
APPARATUS REQUIRED:
COMPONENTS:
1. Resistors ( 100 K )
2. Diodes (1N4007)
3. Capacitor (0.1f)
4. Bread board
5. Connecting wires
Diode Specifications:
THEORY:
CIRCUIT DIAGRAM:
Vi =5V
t
-5V
V0
INDUR INSTITUTE OF ENGINEERING & TECHNOLOGY 24
Department of electronics & comm.. Engineering
0.5V
V0
t
9.5V
5V
V0 -0.5V
V0
-1.5V
-6.5V
V0
-11.5V
t
PROCEDURE:
OBSERVATIONS:
CALCULATIONS:
NATURE OF GRAPHS:
INFERENCE:
PRECAUTIONS:
TROUBLE SHOOTING:
RESULT:
Different types of clamping circuits are studied and observed the response for different combinations of
VR and diodes.
EXTENTION:
QUESTIONS:
1. What are the applications of clamping circuits?
2. What is the synchronized clamping?
3. Why a clamper is called a dc inserter?
4. What is clamping circuit theorem. How does the modified clamping circuit theorem differs from this?
5. Differentiate negative clamping circuit from positive clamping circuits in the above
circuits?
6. Describe the charging and discharging of a capacitor is each circuit?
7. What is the function of capacitor?
8. What are the effects of diode characteristics on the output of the clamper?
EXP-3
DIODE COMPARATOR
APPARATUS REQUIRED:
1. CRO
2. RPS
COMPONENTS:
1. Resistor: 1kΩ
2. Diode: 1N4007
3. bread board
4. Connecting wires
DIODE SPECIFICATIONS:
THEORY:
The difference between comparator ciucuits and the clipping circuits is that, in a comparator there is no
interest in reproducing any part of the signal waveform, where as in clipping circuit, part of the signal waveform
is needed to be reproduced without any distortion. The basic action of Diode Comparator is to compare the
input voltage and reference voltage. If, Vi<Vr, then the Diode is ON and the output is fixed at vr. When Vi
>Vr, the Diode is OFF. Hence, VO=Vi, the break occurs at Vi=Vr at the time t=t1. The circuit can be used to
mark the instant at which the input voltage reaches a particular reference level Vr.
CIRCUIT DIAGRAM:
PROCEDURE:
CALCULATIONS:
INFERENCE:
Diode as a comparator has been designed operated and output waveforms are observed.
PRECAUTIONS:
TROUBLE SHOOTING:
RESULT:
EXTENSION:
1. Clipper circuits.
APPLICATIONS:
1. Switches
2. Rectifier
3. Converter
4. Modulator
QUESTIONS:
EXP-4
TRANSISTOR AS A SWITCH
AIM: Design Transistor to act as a Switch and verify the operation. Choose V CC = 12V, ICmax = 5mA, hfe = 100,
VCESat = 0.3v, Vin = 12Vp-p, VBESat = 0.7 V
APPARATUS:
1. CRO.
2. Function Generator.
3. RPS
COMPONENTS:
1. Transistor (SL100).
2. Breadboard.
4. Connecting wires.
SPECIFICATIONS:
THEORY:
When the input voltage Vi is negative or zero, transistor is cut-off and no current flows through R c hence
V0 VCC when I/P Voltage Vi jumps to positive voltage, transistor will be driven into saturation.
DESIGN PROCEDURE:
When Q is ON RC =
= (12-0.3) / 5 mA = 2.2K
IC= IB *hfe
IBmax=75mA
6V = 75mA RB + 0.7V
CIRCUIT DIAGRAM:
PROCEDURE:
OBSERVATIONS:
Frequency Td Tr Ts Tf
1khz
2khz
CALCULATIONS:
T=Ton + T off
Ton = Tr + Td
T off = Ts + Tf
EXPECTED WAVEFORMS:
INFERENCE:
Transistor as a switch has been designed operated and output waveforms are observed.
PRECAUTIONS:
1. When you are measuring O/P waveform at collector and base, keep the CRO in DC mode.
2. When you are measuring VBE Sat, VCE Sat keep volts/div switch at either 0.2 or 0.5 position.
3. When you are applying the square wave see that there is no DC voltage in that. This can be checked
by CRO in either AC or DC mode, there should not be any jumps/distortion in waveform on the
screen.
TROUBLE SHOOTING:
RESULT:
Transistor as a switch has been designed and O/P waveforms are observed.
EXTENSION:
1. Transistor as an amplifier.
APPLICATIONS:
1. analog circuits
2. voltage regulators
3. amplifiers
4. power transmitters
5. Motor drivers.
QUESTIONS:
2. Mention typical values of VBE Sat, VCE Sat for both Si, Ge Transistors?
EXP-5
BISTABLE MULTIVIBRATOR
AIM: Design the Bi-stable Multivibrator circuit and observe its response.
APPARATUS:
1. Bi-stable Multivibrator trainer kit
2. Function Generator
3. CRO and CRO probes
4. Connecting wires.
THEORY:
A Bistable circuit is one which can exist indefinitely in either of two stable states and which can be
induced to make an abrupt transition from one state to the other by means of external excitation. The Bistable
circuit is also called as Bitable multivibrator, Eccles Jordon circuit, Trigger circuit, Scale-of-2 toggle circuit,
Flip-Flop & Binary.
A bistable multivibratior is used in a many digital operations such as counting and the storing of binary
information. It is also used in the generation and processing of pulse-type waveform. They can be used to
control digital circuits and as frequency dividers. There are two outputs available which are complements of one
another. i.e. when one output is high the other is low and vice versa .
CIRCUIT DIAGRAM:
PROCEDURE:
1. Switch ON the system and observe for the power LED indication.
2. Apply two Square waves with same frequency or different frequency at terminals T 1 & T2. You may
observe symmetrical or Asymmetrical square waves respectively. Observe both I/P & O/P
waveforms on CRO.
3. Set the I/P frequency at 500hz.
4. Until you get a 500Hz at the O/P, increase the trigger I/P amplitude, note down the I/P amplitude,
this is the minimum pulse step required for trigger the bi-stable Multivibrator with the given circuit
parameters.
5. Now slowly increase the frequency and at one particular frequency the circuit does not respond and
the output disappears. Just lesser than this frequency, the circuit again responds, this is the maximum
allowable frequency.
6. Sketch the O/P waveforms. Sample O/P waveforms are as shown in figure.
OBSERVATIONS:
CALCULATIONS:
Duty cycle =
=1/2*100
=50%
EXPECTED WAVEFORMS:
Vt Trigger Input
0 t
V02(v)
VCC
VCE sat
t
V01(v)
VCC
VCE sat
t
INFERRENCE:
Bistable Multivibrator has two stable states. It is designed and the waveforms are observed.
PRECAUTIONS:
1. Loose and wrong connections should be avoided.
2. Parallax error should be avoided.
TROUBLE SHOOTING:
1. Check the transistor
2. Check the battery connections.
3. Measure Vbe and Vce with the DMM.
RESULT:
Bistable Multivibrator circuit is designed and output waveforms are observed.
EXTENSION:
1. Schmitt trigger is an extension of BMV.
2. By using IC (op-amp) we can design BMV
APPLICATIONS:
1. Memory element
2. Flip-flop
3. Binary counting
4. Data storing
QUESTIONS:
EXP-6
ASTABLE MULTIVIBRATOR
AIM:
To design an Astable Multivibrator to generate a Square wave of 1 KHz frequency.
APPARATUS:
THEORY:
The astable circuit has two quasi-stable states. Without external triggering signal the astable
configuration will make successive transitions from one quasi-stable state to the other. The astable circuit is an
oscillator. It is also called as free running multivibrator and is used to generate “Square Wave”. Since it does
not require triggering signal, fast switching is possible.
CIRCUIT DIAGRAM:
PROCEDURE:
OBSERVATIONS:
VC1
VC2
VB1
VB2
CALCULATIONS:
Duty cycle =
=1/2*100
=50%
F= 1/ T= (1/1.38RC)
R= 10K Ω C=0.1µF
EXPECTED WAVEFORMS:
INFERRENCE:
Astable Multivibrator has two quasi stable states. It is designed and the waveforms are observed.
PRECAUTIONS:
1. Loose and wrong connections should be avoided.
2. Parallax error should be avoided.
TROUBLE SHOOTING:
1. Check the transistor
2. Check the battery connections.
3. Measure Vbe and Vce with the DMM.
RESULT:
Astable Multivibrator circuit is designed and output waveforms are observed.
EXTENSION:
By using IC (op-amp) we can desing AMV.
APPLICATIONS:
1. Trigger
2. Convertor
3. Moderator
4. Divider.
QUESTIONS:
1. Is it possible to change time period of the waveform without changing R & C? Support your answer?
2. Collector waveforms are observed with rounded edges. Explain?
3. Explain charging and discharging of capacitors in an Astable Multivibrator?
4. How can an Astable multivibrator be used as VCO?
5. Why do you get overshoots in the Base waveforms?
6. What are the applications of Astable Multivibrator?
7. How can Astable multivibrator be used as a voltage to frequency converter?
8. What is the formula for frequency of oscillations?
9. What are the other names of Astable multivibrator?
EXP-7
MONOSTABLE MULTIVIBRATOR
APPARATUS:
The monostable circuit has one permanently stable and one quasi-stable state. In the monostable
configuration, a triggering signal is required to induce a transition from the stable state to the quasi-stable state.
The circuit remains in its quasi-stable for a time equal to RC time constant of the circuit. It returns from the
quasi-stable state to its stable state without any external triggering pulse. It is also called as one-shot a single-
cycle, a single step circuit or a univibrator.
CIRCUIT DIAGRAM:
PROCEDURE:
OBSERVATIONS:
VC1
VC2
VB1
VB2
CALCULATIONS:
Duty cycle =
=1/2*100
=50%
Tp = (0.69RC)
R= 10K Ω C=0.1µF
EXPECTED WAVEFORMS:
INFERENCE:
Monostable Multivibrator has one stable state and one quasi stable state. It is designed and the
waveforms are observed.
PRECAUTIONS:
1. Loose and wrong connections should be avoided.
2. Parallax error should be avoided.
TROUBLE SHOOTING:
1. Check the transistor
2. Check the battery connections.
3. Measure Vbe and Vce with the DMM.
RESULT:
Monostable Multivibrator circuit is designed and output waveforms are observed.
EXTENSION:
By using IC (op-amp) we can desing MMV.
APPLICATIONS:
Monostable multivibrator is mainly used as timer.
QUESTIONS:
EXP-8
SCHMITT TRIGGER
(a) To Obtain the UTP and LTP values practically and verify it theoretically
(b) To obtain square wave from the sine wave.
APPARATUS:-
1. Schmitt Trigger trainer kit
2. Function Generator
3. C.R.O
4. Connecting wires.
THEORY:
In digital circuits fast waveforms are required i.e, the circuit remain in the active region for a
very short time (of the order of nano seconds) to eliminate the effects of noise or undesired parasitic
oscillations causing malfunctions of the circuit. Also if the rise time of the input waveform is long, it
requires a large coupling capacitor. Therefore circuits which can convert a slow changing waveform
(long rise time) in to a fast changing waveform (small rise time) are required. The circuit which
performs this operation is known as “Schmitt Trigger”. In Schmitt trigger circuit, the output is in one of
the two levels namely low or high. When the input voltage is rising above the UTP (upper threshold
point) i.e. V1, the output changes to high level. Similarly when a falling output voltage passes through a
voltage V2 known as lower threshold point (LTP), the output changes to low. The level of the output
changes V1 is always greater than V2.The differences of these two voltages is known as “Hysteresis”.
CIRCUIT DIAGRAM:
PROCEDURE:
1. Switch ON the trainer
2. Connect the circuit as shown in Fig.
3. With Vi = 0V, measure the output voltage.
4. Slowly increase the input voltage from 0V to maximum and observe the output for the transition.
5. Obtain the voltage at which the LOW to HIGH transition is occurred and this is the UTP and now
measure the input voltage.
6. Now, slowly decrease the input voltage and observe for the HIGH to LOW transition at the output, the
input voltage at this point is called the LTP.
7. Apply a sine wave input to the circuit.
8. Observe the input and output waveforms on CRO.
9. Vary the input frequency and comment on the results obtained.
10. Repeat the experiment with different R2.
11. Verify the result theoretically.
OBSERVATIONS:
VC1
VC2
CALCULATIONS:
DC AC
UTP = 2.9V UTP = 3V
LTP = 1.8V LTP = 2V
VH = UTP – LTP VH = UTP – LTP
EXPECTED WAVEFORMS:
INFERENCE:
Schmitt trigger circuit with the given values is designed and the response is observed.
PRECAUTIONS:
1. Loose and wrong connections should be avoided.
2. Parallax error should be avoided.
TROUBLE SHOOTING:
1. Check the transistor
2. Check the battery connections.
3. Measure Vbe and Vce with the DMM.
RESULT:
After finishing this experiment Design Schmitt trigger circuit using transistor and they are able to find
UTP and LTP.
EXTENSION:
By using IC (op-amp) we can desing Schmitt trigger circuit.
APPLICATIONS:
1. Comparator circuit
RESULT:
A collector coupled Monostable Multivinbrator is designed and the waveforms are observed and
verified.
QUESTIONS:
1. What are the applications of Schmitt Trigger?
2. Define hysteresis action?
3. Why Schmitt Trigger is called a squaring circuit?
4. What is UTP?
5. What is LTP?
6. What is the difference between a Binary and Schmitt Trigger?
EXP-9
APPARATUS:
1. Resistors (470E, 220E, 100K Potentiometer)
2. Capacitors (.01F,0.1F, 1F)
3. Cathode Ray Oscilloscope
4. Bread board
5. UJT (2N2646)
THEORY:
The UJT exhibits a negative resistance characteristics, it can be used to provide time delayed trigger
pulses for activating other devices like SCR. The basic trigger circuit is shown in the figure. The external
resistances RB1 and RB2 are of the UJT base. The emitter potential Ve is varied depending on the charging rate of
capacitor C. The Charging resistance Rc should be such that the load line intersects the device characteristics
only , in the negative resistance region AB. If the Rc load line intersects the device characteristics either in
region PR or in BQ ,the resulting operating point will be stable and the circuit will not oscillate. This sets the
max and minimum limits on the permissible values of Rc.
As the Capacitor charges, when the emitter voltage goes to the peak point voltage ( Vb +VD ) ,
regeneration will start and the capacitor will discharges through resistor R B1. The rise time of the output pulse
will depend on the switching speed of the UJT, and the duration will be proportional to the time constant R B1C
of the discharge circuit. The emitter –base -1 diode will again be reverse biased until the capacitor is charged to
(Vb +VD ) .
CIRCUIT DIAGRAM:
PROCEDURE:
1. Connect the circuit as shown in figure. Apply 15V DC power supply to the circuit.
2. Observe the output pulses on the CRO at B1, B2 and Ve (Vc).
3. Vary the time constant (RC) by varying capacitance value and potentiometer value (R) ,observe the
variations in the out pulses on the CRO at B1, B2 and Ve (Vc).
4. Plot the graphs as shown in the expected waveforms.
OBSERVATIONS:
R C T
1K 0.01F,
10K 0.1F
100K 1F
CALCULATIONS:
Formula
T = RC ln (Vcc-Vv/Vcc-Vp)
EXPECTED WAVEFORMS:
The UJT relaxation oscillator output wave forms are as shown in the figure.
INFERENCE:
The operation of UJT as relaxation oscillator is studied.
PRECAUTIONS:
1. Connections should be made carefully.
2. Loose and wrong connections should be avoided.
3. Note down the parameters carefully.
TROUBLE SHOOTING:
1. Check the UJT terminals.
RESULT:
The waveforms are plotted as shown and the practical T is verified to the theoretical value.
EXTENSION:
By using IC (op-amp) we can design circuit.
APPLICATIONS:
1. Sawtooth generators
2. Simple oscillators
3. Phase control
4. Timing circuits.
5. Relaxation Oscillator
QUESTIONS:
1.
2. What is a relaxation oscillator?
3. Specifications of UJT?
4. What is the importance of UJT?
4. When will be UJT is switched
EXP-10
APPARATUS:
1. Bootstrap trainer kit
2. CRO and CRO probes
3. RPS
4. FG
5. Connecting Wires
THEORY:
The input to Q1 is the gating waveform. Before the application of the gating waveform, at t = 0,
transistor Q1 is in saturation. The voltage across the capacitor C and at the base of Q2 is VCE(sat). To ensure
Q1 to be in saturation for t = 0, it is necessary that its current be at least equal to ICE / hFE so that Rb < hfeR.
With the application of the gating waveform at t = 0, Q1 is driven OFF. The current IC1 now flow into C and
assuming units gain in the emitter follower V0 . When the sweep starts, the diode is reverse biased, as already
explained above, the current through R is supplied by C1. The current VCC / R through C and R now flows
from base to emitter of Q2.if the output V0 reaches the voltage VCC in a time TS / Tg, then from above we
have TS = RC.
CIRCUIT DIAGRAM:
PROCEDURE:
1. Connect the circuit diagram as shown in the figure .(1) Apply +15V (Vcc) & -15V(-V EE ) DC as power
supply to the circuit.
2. Apply 1kHz symmetrical square wave signal with the help of signal generator.
3. Observe the input and output wave forms of CRO and plot the waveforms.
4. Calculate the sweep & retrace time from the CRO .
5. Clarify the values with the theoretical calculation.
OBSERVATIONS:
Rc Cs Ts
CALCULATION:
Ts = Rc1.Cs
Tr = ( [
Whose Vs =
Tg = 1msec
Vi
Tg
Tg
Ts
Tr
INFERENCE:
The operation of Bootstrap sweep generator is studied.
PRECAUTIONS:
1. Connections should be made carefully.
2. Loose and wrong connections should be avoided.
3. Note down the parameters carefully.
TROUBLE SHOOTING:
1. Check the supply connections.
RESULT:
The waveforms are plotted as shown and the practical T is verified to the theoretical value
EXTENSION:
By using IC (op-amp) we can design Bootstrap sweep generator circuit.
APPLICATIONS:
1. Constant charging current
QUESTIONS:
EXP-11
AIM: to generate a saw tooth wave form using miller sweep circuit.
APPARATUS:-
4. FG
5. Connecting Wires
THEORY:
The miller sweep circuit or miller integrator generator is a precise and linear ramp voltage using active
devices providing required feedback, the effective time constant and supply voltage is enhanced.Miller sweep
circuit is the basic schematic of a widely used sawtooth generator.
The amplifier acts to increase the aiming potential; thus, linearity is improved and the output amplitude
is increased. As the integral of a step function is a ramp, it is evident that this circuit would provide a sawtooth
output. The feedback can be negative voltage or current type. The circuit of miller sweep generator is drawn
below. It uses a bjt, the switch shown in the fig. Is an ideal switch normally it is closed. The transistor is in off
condition. The timing capacitor is charged to a voltage Vcc via the resistor Rc and the switch.
CIRCUIT DIAGRAM:
PROCEDURE:
OBSERVATIONS:
S.No Ts Tr
CALCULATIONS:
1. Ts=
2. Tr=
MODEL WAVEFORMS:
INFERENCE:
The operation of miller sweep generator is studied.
PRECAUTIONS:
1. Connections should be made carefully.
2. Loose and wrong connections should be avoided.
3. Note down the parameters carefully.
TROUBLE SHOOTING:
1. Check the supply connections.
RESULT:
The waveforms are plotted as shown and the practical Ts and Tr is verified to the theoretical value.
The saw tooth wave form is generated by using miller Sweep circuit.
EXTENSION:
By using IC (op-amp) we can design Bootstrap sweep generator circuit.
APPLICATIONS:
1. Constant charging current
QUESTIONS:
EXP-12
AIM: To study pulse synchronization of an astable multivibrator and also to calculate time and frequency.
APPARATUS:-
THEORY:
A multivibrator system is an electronic circuit that switches rapidly by means of positive feedback
between two states. There are three types of multivibrator circuits depending on its realization: astable,
monostable, and bistable. Here, we are interested in the astable multivibrators, also called free-running
multivibrators, because they are used in some timing event devices, and they can be set by a suitable and simple
electronic network.
CIRCUIT DIAGRAM:
PROCEDURE:
OBSERVATIONS:
R C T=RC
CALCULATIONS:
t= t1 + t2
t1 ---rise time
MODEL WAVEFORMS
INFERENCE:
The operation of study pulse synchronization of an astable multivibrator is studied.
PRECAUTIONS:
1. Connections should be made carefully.
2. Loose and wrong connections should be avoided.
3. Note down the parameters carefully.
TROUBLE SHOOTING:
1. Check the supply connections.
RESULT:
The waveforms are plotted as shown and the practical T1 and T2 value. The wave form is generated by
using pulse synchronization of an astable multivibrator circuit.
EXTENSION:
By using IC (op-amp) we can design Bootstrap sweep generator circuit.
APPLICATIONS:
1. frequency divider
2. relaxation circuits
RESULT: QUESTIONS:
EXP-13
APPARATUS:-
THEORY:
Ideal c constant current source has infinite source impedance. The ideal capacitor charge and
discharges. It is generates the ramp waveform. The circuit gives of a free running ramp generator realized by a
constant current source and a complementary switch. Here capacitor c chares from the constant current source
using pnp transistor and zener diode. The sweep duration t is decided by the magnitude of constant current and
vref applied to the complementary switch.
CIRCUIT DIAGRAM:
PROCEDURE:
3. Connect the CRO terminal and observe the output by varying the capacitor.
OBSERVATIONS:
R C T=RC
CALCULATIONS:
t= t1 + t2
t1 ---rise time
MODEL WAVEFORMS
INFERENCE:
The operation of study transistor current sweep generator is studied.
PRECAUTIONS:
1. Connections should be made carefully.
2. Loose and wrong connections should be avoided.
3. Note down the parameters carefully.
TROUBLE SHOOTING:
1. Check the supply connections.
RESULT:
The waveforms are plotted as shown and the practical T1 and T2 value. The wave form is generated by
using transistor current sweep generator circuit
EXTENSION:
By using IC (op-amp) we can design Bootstrap sweep generator circuit.
APPLICATIONS:
1. relaxation circuits
QUESTIONS:
2. Mention the type of feedback employed in transistor current sweep generator circuit?
EXP-14
AIM: To Study the operation of sampling gates using method of four diode gate.
COMPONENTS REQUIRED:
2. Function generator.
3. RO and CRO probe
4. DMM.
THEORY:
A Sampling Gate is basically a transmission circuit which allows an input signalto pass through it during a selected
interval; and blocks its passage outside the timeinterval. The input signal does not suffer any distortion or attenuation during
transmission,with the result that the output waveform is an exact replica of the input signal waveform.Hence the output of a
sampling gate is an exact reproduction of the input signal duringthe selected interval, and is zero otherwise.The interval of the time
is selected by means of an external signal termed asGating Signal. The gating signal is generally a rectangular pulse of the required
polarity.
CIRCUIT DIAGRAM:
PROCEDURE:
OBSERVATIONS:
CALCULATIONS:
EXPECTED WAVEFORM:
INFERENCE:
The operation of sampling gates is studied.
PRECAUTIONS:
1. Connections should be made carefully.
2. Loose and wrong connections should be avoided.
3. Note down the parameters carefully.
TROUBLE SHOOTING:
1. Check the supply connections.
RESULT:
EXTENSION:
By using four diodes and six diodes sampling gates circuits we can design .sampling gate circuits can
be constructed using bipolar transistors, or FETs.
APPLICATIONS:
1. Multiplexers
2. Sampling scopes
3. dc or low-frequency signals
QUESTIONS:
EXP-15
EQUIPMENT REQUIRED:
1. Regulated power supply
COMPONENETS REQUIRED:
1. Bread board
2. Ic trainer kit patch cards
3. Ic’s 7400, 7402,7404,7408,7432 & 7486
4. Connecting wires.
THEORY:
In digital electronics, the binary digits 0 and 1 are represented by voltages low and high. This branch of
electronics is mathematically supported by Boolean algebra. The basic logic operations in this algebra are NOT,
AND and OR gates. These logic operators are binary as they work on two operands to specify the output
CIRCUIT DIAGRAM:
PROCEDURE:
2. Give two input connections from the trainer kit as in its pin diagram.
3. Connect the ground & apply a dc signal of 5V from the external power supply.
6. Apply one combination of inputs and verify the truth table of that IC for that input combination.
8. For remaining IC’s repeat the steps from 1 to 7. Truth tables of logic gates are verified.
OBSERVATIONS:
CALCULATIONS:
NATURE OF GRAPH:
INFERENCE:
PRECAUTIONS:-
TROUBLING THOOTING:
RESULT:
EXTENSION:
The using of all logic gates can implement with transistor ans fets.
APPLICATIONS:
1. Digital circuits
2. Memory elements
QUESTIONS:
1. What is logic gate and by using which devices we can realize the logic gates?