Design and Simulation of Fully DIfferential 8-bit SAR ADC
-
Updated
Sep 27, 2025
Design and Simulation of Fully DIfferential 8-bit SAR ADC
Example describing the basic functionality of the ADC in tinyAVR 1-series.
MTB code example
An introduction to adc's on megaavr 0 series
Designed a high-speed two-stage dynamic comparator for SAR ADCs using a StrongARM latch with dynamic biasing. Achieved 1.024 GHz speed, 90.26 ps delay, 5.23 µV noise, and 52.48 fJ energy, with a FoM of 2.18, proving suitability for high-speed ADCs.
MTB code example
MTB code example
100KSPS 8-bitSuccessive Approximation Register (SAR) analog-to-digital converter (ADC) for Low-power Applications (UNIC-CASS program by IEEE CASS)
Cooperated by Chen Xuanren, Yuan Yiming, Zhang Changxiang and Zhu Yanxiang.
MTB code example
MTB code example
Add a description, image, and links to the sar-adc topic page so that developers can more easily learn about it.
To associate your repository with the sar-adc topic, visit your repo's landing page and select "manage topics."