PCB Report
PCB Report
Viçosa – MG
2020
P
A
CONTENTS
1. REPORT VERSION CONTROL 3
2. INPUT PARAMETERS 4
5. SM CAPACITOR DESIGN 11
16. REFERENCES 30
P
A
2. INPUT PARAMETERS
This project considerers that submodules (SMs) could be employed
is two distinct cascaded configurations: three-phasic cascaded H-
bridge in delta-connection (∆-CHB) and monophasic modular
multilevel converter with half-bridge SMs (HB-MMC).
The input parameters of this project are presented in Table 1.
Table 1 - Minimum specifications of the inverter.
Parameter Symbology Specification
𝐼 ,
Arm/cluster current 7 A (rms)
𝑉 ,∆
Grid voltage (∆-CHB) 220 V (line to line rms)
𝑉 ,
Grid voltage (HB-MMC – monophasic) 127 V (line to line rms)
𝑁∆
Number of FB-SMs (∆-CHB) 4 (per cluster)
𝑁
Number of HB-SMs (HB-MMC – monophasic) 6 (per arm)
P
A
𝑉 , , 470
𝑉 , , = 1.2 × = 1.2 × ≈ 94 𝑉. (4)
𝑁 6
𝑉 , , 94
𝑉 , = = ≈ 156.67 𝑉, (6)
𝑓 0.6
In the design, semiconductor devices with blocking voltage higher than 600 V are
considered. Under such conditions, the dc-link voltage can be increased until 450 V. This fact
can be useful to validate fault tolerance strategies (increase the arm voltage). Furthermore, the
full bridge can be used in other projects for PV applications. In addition, for voltage rating
higher than 600V there are IGBT commercially available. Moreover, to guarantee this
applicability, the thermal design considers a switching frequency of 20 kHz.
The peak of cluster/arm currents is computed to help in the IGBT pre-selection. Thus,
considering Table 1, the peak current in each cluster/arm is given by:
𝐼 = √2𝐼 , = √2 × 7 ≈ 10 𝐴. (7)
In order to increase the range of operation safety IGBTs part numbers with current rating
higher than 15 A are taken into account.
P
A
∆℃ 75 70 60 50 40 30
1
https://www.hsdissipadores.com.br/catalogo.pdf
P
A
The design was tested considering different switching frequencies of each configuration, for
a maximum junction temperature of 120º C, as show in Table 6 and Table 7 for half-bridge and
full bridge configurations respectively. Tests were also made for the case of the full bridge
circuit with only the AC component, for different power factors. The results are being shown
in Figure 6.
Table 6 - Maximum output current with different PWM switching frequency for half-bridge
configuration.
Frequency Max. Output
(kHz) Current RMS (A)
0.5 13,50
1 13,40
2 13,10
3 12,75
4 12,50
5 12,25
10 11,20
15 10,40
Figure 4 – Maximum output current as function of PWM switching
20 9,70 frequency.
Table 7 - Maximum output current with different PWM switching frequency for full-bridge configuration.
Frequency Max. Output
(kHz) Current RMS (A)
0.5 13,50
1 13,40
2 13,00
P
A
3 12,75
4 12,50
5 12,25
10 11,20
15 10,40
20 9,65
Figure 6 - Maximum output current as function of PWM switching frequency for different current
components
P
A
5. SM CAPACITOR DESIGN
For this design, the nominal total power of the converters is given by:
𝑆 , = 𝐼 𝑉 = 2𝐼 , 𝑉 = 2 × 7 × 127 ≈ 1.778 𝑘𝑉𝐴, (12)
𝑉 , , 470 4
𝑉 , , = 1.2 × × 𝐾 = 1.2 × × ≈ 125.33 𝑉, (15)
𝑁 6 3
where 𝐾 is the voltage increase during redundant operation (1 failure for ∆-CHB and 2 failures
for MMC). For this reason, capacitor with voltage higher than 160 V are considered.
Moreover, the maximum rms ripple current in the capacitor can be approximated by [5]:
𝐼 2 7 ∙ √3√2 2
𝐼 , ,∆ = = → 𝐼 , ,∆ = 4.56 𝐴 (16)
3 𝜋 3 𝜋
𝐼 7 ∙ 2√2
𝐼 , , = = → 𝐼 , , = 4.94𝐴 (17)
4 4
2𝐸 2 × 138.6
𝐶∆ ≥ = → 𝐶 ≥ 2.31 𝑚𝐹.
3𝑁 𝑉 ,∆ 400 (21)
3×4× 4
P
A
𝑆 ∆ 4.62 𝑘𝑉𝐴
𝛿∆ = =
6√3𝜔𝑉 ,∆ 𝑉 ∗ 220𝑉 400𝑉
,∆ 𝐶∆ 6√3 × 2𝜋60𝐻𝑧 × √2 × 2.31𝑚𝐹
√3 4
(23)
𝛿∆ = 2.84% (≈ 2.84𝑉)
This ripple is very low for the analyses desired in future experimental results.
5.2 SM capacitance based on Ripple realization
SM voltage ripple of 𝛿 = 10% is considered. Thus [5],
5𝑆 , 5 × 1.778 𝑘𝑉𝐴
𝐶 = =
24𝜔𝑉 𝑉 ∗
𝛿 470𝑉
, , 24 × 2𝜋60 × 127√2 6 × 0,1
(24)
𝐶 = 0,698𝑚𝐹
𝑆 ∆ 4.62 𝑘𝑉𝐴
𝐶∆ = =
6√3𝜔𝑉 ,∆ 𝑉 ∗ 220𝑉 400𝑉
,∆ 𝛿∆ 6√3 × 2𝜋60𝐻𝑧 × √2 × 0,1
√3 4
(25)
𝐶∆ = 0,656𝑚𝐹
𝑃 = 0.74𝑊 (27)
𝑃∆ = 1.93𝑊 (30)
Commercial Resistor
For MMC and ∆-CHB, the commercial resistors which fulfil the
previous consideration are 56 kΩ / 1 W and 21 kΩ / 2 W, respectively.
Nevertheless, in order to employ a unique type of bleeding
resistor, the resistor of 𝑅 = 56 kΩ / 1 W is chosen. The discharge with this
resistor is given by:
5𝜏 = 5𝑅 𝐶 = 5 × 56 𝑘𝛺 × 680µ𝐹 = 190𝑠 = 3𝑚𝑖𝑛10𝑠 (32)
𝑃 × 𝑁∆ × 3 8.57𝑊
= = 0.18%
𝑆 ,∆ 4.62 𝑘𝑉𝐴
The transistor BC548 is used to guarantee a current gain of 𝛽 = 110. In this view, the base
current is:
𝐼 20 × 10
𝐼 = = = 0.18 𝑚𝐴 (35)
𝛽 110
Once the base current was calculated, the resistor 𝑅 can be given by:
P
A
𝑉 −𝑉 3.3 − 0.6
𝑅 = = = 15 𝑘𝛺 (36)
𝐼 0.18 × 10
The pull-down resistor is chosen based on typical values, in this work, 𝑅 = 22 𝑘𝛺.
Moreover, the resistor 𝑅 is used to limit the gate current of TRIAC. According to [6], the surge
current in the gate can reach half the peak gate current (𝐼 ). Thus, the resistor can be evaluated
by:
𝑉 , 120 𝑉
𝑅 ≥ = = 120 𝛺 (37)
0.5𝐼 1𝐴
8.2 RELAY
● An inrush current diode was placed in parallel to the relay, in order to protect the
transistor from the high inrush current which will appear at the turn off of the relay.
● Since the relay needs a higher current on the control side to be driven, as in TRIAC
design, a transistor was used;
● A pull-down resistor was used in order to ensure that the relay won’t be accidentally
turned on.
For the SM bypass, the following relay circuit is employed:
Therefore,
𝐼 68.57 × 10
𝐼 = = = 0.62 𝑚𝐴 (39)
𝛽 110
As defined in TRIAC design, the pull-down resistor is chosen based on typical values, in
this work, 𝑅 = 22 𝑘𝛺.
To indicate the bypass circuit operation, an LED with a current of 1.5 𝑚𝐴 is chosen. Thus,
the LED resistor is given by:
𝑉 −𝑉 3.3 − 1.9
𝑅 = = = 0.93 𝑘𝛺 (41)
𝐼 1.5 × 10
Finally, based in commercial values, the main evaluated parameters are shown in Table 8.
Table 8 – Parameters used in the bypass circuit.
TRIAC
𝑅 𝑅 𝑅 𝑅 𝑇𝐵𝐽 𝑇𝑅𝐼𝐴𝐶 𝐷𝑟𝑖𝑣𝑒𝑟
RELAY
𝑅 𝑅 𝑅 𝐷𝑖𝑜𝑑𝑒 𝑅𝑒𝑙𝑎𝑦 𝐿𝐸𝐷
3𝑚𝑚 − 1.5𝑚𝐴
10 𝑘Ω 22 𝑘Ω 1 𝑘Ω 1𝑁4148 𝑅𝐸𝐿𝐸_𝐽𝑍𝐶 − 36𝐹 10𝐴
(red)
Figure 9 - Varistor.
P
A
where, 𝐼 , is the quiescent current of the bootstrap circuit, 𝐷 is the maximum duty
cycle and 𝑓 , a minimum switching frequency. 𝐼 , = 10 µ𝐴 is a typical value of
bootstrap current. A maximum duty cycle of 𝐷 = 0.95 is employed. Since the power
converter can operate with electric drives, the minimum switching frequency chosen is
𝑓 , = 20 𝐻𝑧.
P
A
The rule of thumb is to select a good quality ceramic capacitor with some reserve, usually
double the size is a good practice. For this circuit the bootstrap capacitor is a 4.7 𝑢𝐹 ceramic
capacitor.
A Schottky diode is generally recommended as the bootstrap diode. For this, the average
forward current for selecting the diode can be estimated based on a maximum switching
frequency of 20 𝑘𝐻𝑧 as:
𝐼 =𝑄 ×𝑓 , = (48 × 10 ) × (16 × 10 ) = 0.960 𝑚𝐴 , (43)
The driving circuit needs to load the IGBT gate charge in order to open it, and most of the
times a gate resistance needs to be present in order to limit the current. The resistance can be
calculated based on the gate charge, the turn-on delay time and turn-on rise time. The equation
for the gate current is computed by:
𝑄 48 × 10
𝐼 = = = 1.5 𝐴 , (44)
𝑡 ( ) +𝑡 19 × 10 + 13 × 10
After this, considering the supply voltage (𝑉 ) and the nominal current gate voltage (𝑉 , ),
the on gate resistance can be calculated by [8]:
𝑉 −𝑉 ( ) 15 − 4.8
𝑅 , = = = 6.8 Ω , (45)
𝐼 1.5
According to [9], the value of an optimized gate resistor will be somewhere between the
value indicated in the IGBT (𝑅 = 32 Ω). Moreover, in most applications, the turn-on gate
resistor 𝑅 , is smaller than the turn-off gate resistor 𝑅 , . Depending on the individual
parameters, 𝑅 , can be roughly twice the 𝑅 , value. Therefore, the gate resistors can be
evaluated by:
𝑅 =𝑅 , , (48)
P
A
𝑅 =𝑅 = 𝑅 , . (49)
Finally, based in commercial values and the margins in the evaluated values, the main
evaluated parameters are shown in Table 9.
Table 9 – Parameters used in the gate driver (IR2104) circuit.
𝑅 , 𝑅 , 𝐶 𝐶 𝐷𝑖𝑜𝑑𝑒
where 𝐶 is the IGBT input capacitance and 𝐶 is the IGBT reverse transfer capacitance.
Therefore, in this project, a capacitor Kemet of 110pF, 50V, part number
C0603C111J5GACTU, is employed.
P
A
allows you to polarize the signal to , amplify and isolate it [13]. 𝑣 was set to 5 V.
Performing the project for an MMC system the values of R1 and R2 are, respectively:
2.6MΩ and 2kΩ. Performing the project for a PV system the values of R1 and R2 are,
respectively: 2.6MΩ and 1.1kΩ. By assigning the values obtained above it is possible to
calculate the output voltage, vout, of the IC [13].
0.512 𝑣
𝑣 = 𝑣 − (52)
𝑣 2
2𝑣 𝑣 + 𝑣 × 0.512
𝑣 = (53)
2 × 0.512
Considering the MMC system, the output voltage of the HCPL-7520 will be equal to: vout
= 2.5 V (considering vin=0V) and 4.45V (considering vin =200mV).
P
A
In this way, the voltage obtained at the HCPL-7520 output exceeds the DSP power limit
(3.3V). Thus, the solution adopted was to use TLV247X a subtractor-type operational amplifier
to reduce this scale, Figure 13.
𝑅 𝑅 +𝑅 𝑅
𝑣 =𝑣 − 𝑣 (55)
𝑅 +𝑅 𝑅 𝑅
𝑣 = 𝑚𝑣 + 𝑏 (56)
After determining the values of the gains m = 1.539 and b = -3.846, it is possible to
calculate the values of the resistances to be used, given by.
𝑅
𝑏 = −𝑣 (58)
𝑅
𝑅 𝑅 + 𝑅
𝑚 = (59)
𝑅 + 𝑅 𝑅
The R1 and RG resistors were established at 7.68kΩ and 10kΩ, respectively. In this way,
R2 = 51.1kΩ (49.9kΩ), and RF = 7.68kΩ. In addition, VCC and VREF = 5 V. After similar the
circuit in the software TINA - Texas Instruments2, the transfer curve for this circuit is shown in
Figure 14.
2
SPICE-based analog simulation program - TINA-TI - <http://www.ti.com/tool/TINA-TI >
P
A
(a)
(b)
Figure 14 - Circuit Measured Transfer Curve (VC_MED and VH_OUT are the output and input of op-
amp, respectively).
The main supply of the board is 5V. In order to protect the electronics from fluctuation of
the external power supply, over-voltage or inversing polarity of the supply, the circuit in Figure
15 is employed.
Considering the voltage levels above, 2 isolated dc/dc converters will be required according
to Table 11.
Table 11 - dc/dc converters
dc/dc Output
Part Number Comments
converter Current
https://assets.tracopower.com/20200326110658/TBA1/doc
5V/5V TBA 1-0511 200 mA
uments/tba1-datasheet.pdf
https://assets.tracopower.com/20200326110658/TBA2/doc
5/15V TBA 2-0513 130 mA
uments/tba2-datasheet.pdf
P
A
The connector of the points between superior and inferior IGBTs, called as MID1 and
MID2, are detailed in Table 15 and Table 16, respectively.
Table 15 – MID1 connector MSTBA2 (MID1).
Pin Input or output (I/O) Signal
1 O MID1
2 O MID1
Table 16 – MID2 connector MSTBA2 (MID2).
Pin Input or output (I/O) Signal
1 O MID2
2 O MID2
2 O V_CAP
16. REFERENCES
[7] E. –. P. Eni, "Fault tolerant distributed control strategy for Modular Multilevel Converter in HVDC
applications," Aalborg, 2013.
[8] Fairchild Semiconductor Corporation, "Design and Application Guide of Bootstrap Circuit for High-
Voltage Gate-Drive IC," 2008.
[10] Semikron, "Application Note AN-7002 - Connection of Gate Drivers to IGBT and Controller," 2016.
[14] "The TLV2474 Quad 6V, low-power rail-to-rail input/output op amp," [Online]. Available:
http://www.ti.com/lit/ds/symlink/tlv2474.pdf. [Accessed 01 April 2020].
[16] J. V. Farias, A. F. Cupertino, H. Pereira, S. Seleme and R. Teodorescu, "On the redundancy
strategies of modular multilevel converters," IEEE Trans. Power Del., vol. 33, no. 2, pp. 851-860,
2018.
[18] Texas Instruments, "LM5104 High-Voltage Half-Bridge Gate Driver With Adaptive Delay," Dallas,
2014.